1. ca2f318 Various corrections to simplify the user project I/O wiring by Tim Edwards · 4 years, 6 months ago
  2. f51dd08 Added a simple power-on-reset circuit with schmitt trigger output, and by Tim Edwards · 4 years, 6 months ago
  3. 89f0924 Made corrections; GPIO testbench now passes. by Tim Edwards · 4 years, 6 months ago
  4. 251e0df Serial chain loading of the I/O configurations is now working. by Tim Edwards · 4 years, 6 months ago
  5. 44bab47 In spite of many errors that still need fixing, this is a major advance by Tim Edwards · 4 years, 6 months ago
  6. 61bfc1f Corrected the primary issue with simulation, which was the failure by Tim Edwards · 4 years, 6 months ago
  7. c18c474 Fixed the syntactical loose ends from yesterday. There are by Tim Edwards · 4 years, 6 months ago
  8. 04ba17f Vast and substantial changes: Removed the old GPIO control with the new one by Tim Edwards · 4 years, 6 months ago
  9. 49e2c18 Some minor updates to the testbench Makefiles and verilog. by Tim Edwards · 4 years, 6 months ago
  10. c5265b8 Corrected some things from the initial pass of removing unused GPIO by Tim Edwards · 4 years, 6 months ago
  11. ef8312e Caravel 2nd phase (branch phase2): First pass at removing the analog by Tim Edwards · 4 years, 6 months ago
  12. 12a9a1d Update README.md by Mohamed Shalan · 4 years, 7 months ago
  13. 49fc489 Update README.md by Mohamed Shalan · 4 years, 7 months ago
  14. 65a3487 delete not nedded files by shalan · 4 years, 7 months ago
  15. 0d14e6e harness phase1 initial commit by shalan · 4 years, 7 months ago
  16. fd13eb5 initial commit by shalan · 4 years, 7 months ago
  17. cd64af5 Started adding RTL for the Caravel project by Tim Edwards · 4 years, 8 months ago
  18. 33de054 populated the project with data subfolders. by mkk · 4 years, 8 months ago
  19. ecdaf58 Initial commit by Mohamed Kassem · 4 years, 8 months ago