commit | b73a73ebb968cb6515b9ede87ed0cdec7fcff74e | [log] [tgz] |
---|---|---|
author | Mohamed Shalan <mshalan@aucegypt.edu> | Thu Jan 14 13:18:04 2021 +0200 |
committer | Mohamed Shalan <mshalan@aucegypt.edu> | Thu Jan 14 13:18:04 2021 +0200 |
tree | 87f903461e51b8402d2134209f9886fc1e097210 | |
parent | 88a492bfb124a01c1b64fd0d08bedc73f1eeb2fd [diff] |
Updated summary report to include all macros
The repo contains the FPGA layout integration with the Caravel chip. Thee layout is an 8x8 FPGA fabric generated using OpenFPGA and hardened using OpenLANE.
The 8x8 fpga interface to the managent area can be found at user_project_wrapper.v . The fabric is conncted to the managemtent area logic analyzer, wishbone bus, and IO-ports.
Caravel-IO | FPGA | Mode |
---|---|---|
io[0] | test_en | Input |
io[1] | IO_ISOL_N | Input |
io[7:2] | EMBED-IO[10:15] | Bi-directional |
io[11] | sc_tail | Output |
io[12] | ccff_head | Input |
io[13:14] | EMBED-IO[8:9] | Bi-directional |
io[17:23] | EMBED-IO[1:8] | Bi-directional |
io[24] | EMBED-IO[0]* | Bi-directional |
io[25] | wb_la_switch | Input |
io[26] | sc_head | Input |
io[27:34] | EMBED-IO[88-95] | Bi-directional |
io[35] | ccff_tail | Output |
io[36] | clk | Input |
io[37] | prog_clk | Input |