Tim Edwards | ef8312e | 2020-09-22 17:20:06 -0400 | [diff] [blame] | 1 | /*--------------------------------------------------------------*/ |
| 2 | /* caravel, a project harness for the Google/SkyWater sky130 */ |
| 3 | /* fabrication process and open source PDK */ |
| 4 | /* */ |
| 5 | /* Copyright 2020 efabless, Inc. */ |
| 6 | /* Written by Tim Edwards, December 2019 */ |
| 7 | /* and Mohamed Shalan, August 2020 */ |
| 8 | /* This file is open source hardware released under the */ |
| 9 | /* Apache 2.0 license. See file LICENSE. */ |
| 10 | /* */ |
| 11 | /*--------------------------------------------------------------*/ |
| 12 | |
| 13 | `timescale 1 ns / 1 ps |
| 14 | |
| 15 | `define USE_OPENRAM |
| 16 | `define USE_PG_PIN |
| 17 | `define functional |
Tim Edwards | c5265b8 | 2020-09-25 17:08:59 -0400 | [diff] [blame] | 18 | `define UNIT_DELAY #1 |
Tim Edwards | ef8312e | 2020-09-22 17:20:06 -0400 | [diff] [blame] | 19 | |
| 20 | `define MPRJ_IO_PADS 32 |
| 21 | |
| 22 | `include "pads.v" |
| 23 | |
| 24 | /* To be removed when sky130_fd_io is available */ |
| 25 | // `include "/ef/tech/SW/EFS8A/libs.ref/verilog/s8iom0s8/s8iom0s8.v" |
| 26 | // `include "/ef/tech/SW/EFS8A/libs.ref/verilog/s8iom0s8/power_pads_lib.v" |
| 27 | // `include "/ef/tech/SW/sky130A/libs.ref/verilog/sky130_fd_sc_hd/sky130_fd_sc_hd.v" |
| 28 | // `include "/ef/tech/SW/sky130A/libs.ref/verilog/sky130_fd_sc_hvl/sky130_fd_sc_hvl.v" |
| 29 | |
| 30 | /* Local only, please remove */ |
| 31 | // `include "/home/tim/projects/efabless/tech/SW/sky130A/libs.ref/sky130_fd_io/verilog/sky130_fd_io.v" |
| 32 | // `include "/home/tim/projects/efabless/tech/SW/sky130A/libs.ref/sky130_fd_io/verilog/power_pads_lib.v" |
| 33 | `include "/home/tim/projects/efabless/tech/SW/EFS8A/libs.ref/s8iom0s8/verilog/s8iom0s8.v" |
Tim Edwards | c5265b8 | 2020-09-25 17:08:59 -0400 | [diff] [blame] | 34 | // `include "/home/tim/projects/efabless/tech/SW/EFS8A/libs.ref/s8iom0s8/verilog/power_pads_lib.v" |
| 35 | `include "/home/tim/projects/efabless/tech/SW/sky130A/libs.ref/sky130_fd_sc_hd/verilog/primitives.v" |
| 36 | `include "/home/tim/projects/efabless/tech/SW/sky130A/libs.ref/sky130_fd_sc_hd/verilog/sky130_fd_sc_hd.v" |
| 37 | `include "/home/tim/projects/efabless/tech/SW/sky130A/libs.ref/sky130_fd_sc_hvl/verilog/primitives.v" |
| 38 | `include "/home/tim/projects/efabless/tech/SW/sky130A/libs.ref/sky130_fd_sc_hvl/verilog/sky130_fd_sc_hvl.v" |
Tim Edwards | ef8312e | 2020-09-22 17:20:06 -0400 | [diff] [blame] | 39 | |
| 40 | `include "mgmt_soc.v" |
Tim Edwards | 44bab47 | 2020-10-04 22:09:54 -0400 | [diff] [blame^] | 41 | `include "housekeeping_spi.v" |
Tim Edwards | ef8312e | 2020-09-22 17:20:06 -0400 | [diff] [blame] | 42 | `include "digital_pll.v" |
Tim Edwards | 04ba17f | 2020-10-02 22:27:50 -0400 | [diff] [blame] | 43 | `include "caravel_clkrst.v" |
Tim Edwards | ef8312e | 2020-09-22 17:20:06 -0400 | [diff] [blame] | 44 | `include "mprj_counter.v" |
| 45 | `include "mgmt_core.v" |
| 46 | `include "mprj_io.v" |
| 47 | `include "chip_io.v" |
Tim Edwards | 04ba17f | 2020-10-02 22:27:50 -0400 | [diff] [blame] | 48 | `include "user_id_programming.v" |
| 49 | `include "gpio_control_block.v" |
Tim Edwards | 44bab47 | 2020-10-04 22:09:54 -0400 | [diff] [blame^] | 50 | `include "gpio_control_block2.v" |
Tim Edwards | ef8312e | 2020-09-22 17:20:06 -0400 | [diff] [blame] | 51 | |
| 52 | `ifdef USE_OPENRAM |
| 53 | `include "sram_1rw1r_32_8192_8_sky130.v" |
| 54 | `endif |
| 55 | |
| 56 | module caravel ( |
| 57 | inout vdd3v3, |
| 58 | inout vdd1v8, |
| 59 | inout vss, |
Tim Edwards | 04ba17f | 2020-10-02 22:27:50 -0400 | [diff] [blame] | 60 | inout gpio, // Used for external LDO control |
Tim Edwards | ef8312e | 2020-09-22 17:20:06 -0400 | [diff] [blame] | 61 | inout [`MPRJ_IO_PADS-1:0] mprj_io, |
| 62 | input clock, // CMOS core clock input, not a crystal |
Tim Edwards | 04ba17f | 2020-10-02 22:27:50 -0400 | [diff] [blame] | 63 | input resetb, |
| 64 | |
| 65 | // Note that only two pins are available on the flash so dual and |
| 66 | // quad flash modes are not available. |
| 67 | |
Tim Edwards | ef8312e | 2020-09-22 17:20:06 -0400 | [diff] [blame] | 68 | output flash_csb, |
| 69 | output flash_clk, |
| 70 | output flash_io0, |
Tim Edwards | 04ba17f | 2020-10-02 22:27:50 -0400 | [diff] [blame] | 71 | output flash_io1 |
Tim Edwards | ef8312e | 2020-09-22 17:20:06 -0400 | [diff] [blame] | 72 | ); |
| 73 | |
Tim Edwards | 04ba17f | 2020-10-02 22:27:50 -0400 | [diff] [blame] | 74 | //------------------------------------------------------------ |
| 75 | // This value is uniquely defined for each user project. |
| 76 | //------------------------------------------------------------ |
| 77 | parameter USER_PROJECT_ID = 32'h0; |
Tim Edwards | ef8312e | 2020-09-22 17:20:06 -0400 | [diff] [blame] | 78 | |
Tim Edwards | 04ba17f | 2020-10-02 22:27:50 -0400 | [diff] [blame] | 79 | // These pins are overlaid on mprj_io space. They have the function |
| 80 | // below when the management processor is in reset, or in the default |
| 81 | // configuration. They are assigned to uses in the user space by the |
| 82 | // configuration program running off of the SPI flash. Note that even |
| 83 | // when the user has taken control of these pins, they can be restored |
| 84 | // to the original use by setting the resetb pin low. The SPI pins and |
| 85 | // UART pins can be connected directly to an FTDI chip as long as the |
| 86 | // FTDI chip sets these lines to high impedence (input function) at |
| 87 | // all times except when holding the chip in reset. |
| 88 | |
| 89 | // JTAG = mprj_io[0] (inout) |
| 90 | // SDO = mprj_io[1] (output) |
| 91 | // SDI = mprj_io[2] (input) |
| 92 | // CSB = mprj_io[3] (input) |
| 93 | // SCK = mprj_io[4] (input) |
| 94 | // ser_rx = mprj_io[5] (input) |
| 95 | // ser_tx = mprj_io[6] (output) |
| 96 | // irq = mprj_io[7] (input) |
| 97 | |
| 98 | // These pins are reserved for any project that wants to incorporate |
| 99 | // its own processor and flash controller. While a user project can |
| 100 | // technically use any available I/O pins for the purpose, these |
| 101 | // four pins connect to a pass-through mode from the SPI slave (pins |
| 102 | // 1-4 above) so that any SPI flash connected to these specific pins |
| 103 | // can be accessed through the SPI slave even when the processor is in |
| 104 | // reset. |
| 105 | |
Tim Edwards | 44bab47 | 2020-10-04 22:09:54 -0400 | [diff] [blame^] | 106 | // user_flash_csb = mprj_io[8] |
| 107 | // user_flash_sck = mprj_io[9] |
| 108 | // user_flash_io0 = mprj_io[10] |
| 109 | // user_flash_io1 = mprj_io[11] |
Tim Edwards | 04ba17f | 2020-10-02 22:27:50 -0400 | [diff] [blame] | 110 | |
| 111 | // One-bit GPIO dedicated to management SoC (outside of user control) |
| 112 | wire gpio_out_core; |
| 113 | wire gpio_in_core; |
| 114 | wire gpio_mode0_core; |
| 115 | wire gpio_mode1_core; |
| 116 | wire gpio_outenb_core; |
| 117 | wire gpio_inenb_core; |
| 118 | |
| 119 | // Mega-Project Control (pad-facing) |
Tim Edwards | 04ba17f | 2020-10-02 22:27:50 -0400 | [diff] [blame] | 120 | wire mprj_io_loader_resetn; |
| 121 | wire mprj_io_loader_clock; |
| 122 | wire mprj_io_loader_data; |
| 123 | |
Tim Edwards | ef8312e | 2020-09-22 17:20:06 -0400 | [diff] [blame] | 124 | wire [`MPRJ_IO_PADS-1:0] mprj_io_hldh_n; |
| 125 | wire [`MPRJ_IO_PADS-1:0] mprj_io_enh; |
| 126 | wire [`MPRJ_IO_PADS-1:0] mprj_io_inp_dis; |
Tim Edwards | 44bab47 | 2020-10-04 22:09:54 -0400 | [diff] [blame^] | 127 | wire [`MPRJ_IO_PADS-1:0] mprj_io_oeb; |
Tim Edwards | ef8312e | 2020-09-22 17:20:06 -0400 | [diff] [blame] | 128 | wire [`MPRJ_IO_PADS-1:0] mprj_io_ib_mode_sel; |
Tim Edwards | 04ba17f | 2020-10-02 22:27:50 -0400 | [diff] [blame] | 129 | wire [`MPRJ_IO_PADS-1:0] mprj_io_vtrip_sel; |
| 130 | wire [`MPRJ_IO_PADS-1:0] mprj_io_slow_sel; |
| 131 | wire [`MPRJ_IO_PADS-1:0] mprj_io_holdover; |
Tim Edwards | ef8312e | 2020-09-22 17:20:06 -0400 | [diff] [blame] | 132 | wire [`MPRJ_IO_PADS-1:0] mprj_io_analog_en; |
| 133 | wire [`MPRJ_IO_PADS-1:0] mprj_io_analog_sel; |
| 134 | wire [`MPRJ_IO_PADS-1:0] mprj_io_analog_pol; |
| 135 | wire [`MPRJ_IO_PADS*3-1:0] mprj_io_dm; |
| 136 | wire [`MPRJ_IO_PADS-1:0] mprj_io_in; |
| 137 | wire [`MPRJ_IO_PADS-1:0] mprj_io_out; |
| 138 | |
Tim Edwards | 04ba17f | 2020-10-02 22:27:50 -0400 | [diff] [blame] | 139 | // Mega-Project Control (user-facing) |
Tim Edwards | 44bab47 | 2020-10-04 22:09:54 -0400 | [diff] [blame^] | 140 | wire [`MPRJ_IO_PADS-1:0] user_io_oeb; |
Tim Edwards | 04ba17f | 2020-10-02 22:27:50 -0400 | [diff] [blame] | 141 | wire [`MPRJ_IO_PADS-1:0] user_io_in; |
| 142 | wire [`MPRJ_IO_PADS-1:0] user_io_out; |
| 143 | |
| 144 | /* Padframe control signals */ |
| 145 | wire [`MPRJ_IO_PADS-1:0] gpio_serial_link; |
| 146 | wire mgmt_serial_clock; |
| 147 | wire mgmt_serial_resetn; |
| 148 | |
Tim Edwards | 44bab47 | 2020-10-04 22:09:54 -0400 | [diff] [blame^] | 149 | // Mega-Project Control management I/O |
| 150 | // There are two types of GPIO connections: |
| 151 | // (1) Full Bidirectional: Management connects to in, out, and oeb |
| 152 | // Uses: JTAG and SDO |
| 153 | // (2) Selectable bidirectional: Management connects to in and out, |
| 154 | // which are tied together. oeb is grounded (oeb from the |
| 155 | // configuration is used) |
| 156 | |
| 157 | // SDI = mprj_io[2] (input) |
| 158 | // CSB = mprj_io[3] (input) |
| 159 | // SCK = mprj_io[4] (input) |
| 160 | // ser_rx = mprj_io[5] (input) |
| 161 | // ser_tx = mprj_io[6] (output) |
| 162 | // irq = mprj_io[7] (input) |
| 163 | |
| 164 | wire [`MPRJ_IO_PADS-1:0] mgmt_io_in; |
| 165 | wire jtag_out, sdo_out; |
| 166 | wire jtag_outenb, sdo_outenb; |
| 167 | |
| 168 | wire [`MPRJ_IO_PADS-3:0] mgmt_io_nc1; /* no-connects */ |
| 169 | wire [`MPRJ_IO_PADS-3:0] mgmt_io_nc3; /* no-connects */ |
| 170 | wire [1:0] mgmt_io_nc2; /* no-connects */ |
| 171 | |
Tim Edwards | 04ba17f | 2020-10-02 22:27:50 -0400 | [diff] [blame] | 172 | // Power-on-reset signal. The reset pad generates the sense-inverted |
| 173 | // reset at 3.3V. The 1.8V signal and the inverted 1.8V signal are |
| 174 | // derived. |
| 175 | |
Tim Edwards | ef8312e | 2020-09-22 17:20:06 -0400 | [diff] [blame] | 176 | wire porb_h; |
| 177 | wire porb_l; |
Tim Edwards | ef8312e | 2020-09-22 17:20:06 -0400 | [diff] [blame] | 178 | |
Tim Edwards | 44bab47 | 2020-10-04 22:09:54 -0400 | [diff] [blame^] | 179 | // To be considered: Master hold signal on all user pads (?) |
| 180 | // For now, set holdh_n to 1 (NOTE: This is in the 3.3V domain) |
| 181 | // and setting enh to porb_h. |
| 182 | assign mprj_io_hldh_n = {`MPRJ_IO_PADS{vdd3v3}}; |
| 183 | assign mprj_io_enh = {`MPRJ_IO_PADS{porb_h}}; |
| 184 | |
Tim Edwards | ef8312e | 2020-09-22 17:20:06 -0400 | [diff] [blame] | 185 | chip_io padframe( |
| 186 | // Package Pins |
| 187 | .vdd3v3(vdd3v3), |
| 188 | .vdd1v8(vdd1v8), |
| 189 | .vss(vss), |
| 190 | .gpio(gpio), |
| 191 | .mprj_io(mprj_io), |
| 192 | .clock(clock), |
Tim Edwards | 04ba17f | 2020-10-02 22:27:50 -0400 | [diff] [blame] | 193 | .resetb(resetb), |
Tim Edwards | ef8312e | 2020-09-22 17:20:06 -0400 | [diff] [blame] | 194 | .flash_csb(flash_csb), |
| 195 | .flash_clk(flash_clk), |
| 196 | .flash_io0(flash_io0), |
| 197 | .flash_io1(flash_io1), |
Tim Edwards | ef8312e | 2020-09-22 17:20:06 -0400 | [diff] [blame] | 198 | // SoC Core Interface |
Tim Edwards | ef8312e | 2020-09-22 17:20:06 -0400 | [diff] [blame] | 199 | .porb_h(porb_h), |
| 200 | .clock_core(clock_core), |
| 201 | .gpio_out_core(gpio_out_core), |
| 202 | .gpio_in_core(gpio_in_core), |
| 203 | .gpio_mode0_core(gpio_mode0_core), |
| 204 | .gpio_mode1_core(gpio_mode1_core), |
| 205 | .gpio_outenb_core(gpio_outenb_core), |
| 206 | .gpio_inenb_core(gpio_inenb_core), |
Tim Edwards | ef8312e | 2020-09-22 17:20:06 -0400 | [diff] [blame] | 207 | .flash_csb_core(flash_csb_core), |
| 208 | .flash_clk_core(flash_clk_core), |
| 209 | .flash_csb_oeb_core(flash_csb_oeb_core), |
| 210 | .flash_clk_oeb_core(flash_clk_oeb_core), |
| 211 | .flash_io0_oeb_core(flash_io0_oeb_core), |
| 212 | .flash_io1_oeb_core(flash_io1_oeb_core), |
Tim Edwards | ef8312e | 2020-09-22 17:20:06 -0400 | [diff] [blame] | 213 | .flash_csb_ieb_core(flash_csb_ieb_core), |
| 214 | .flash_clk_ieb_core(flash_clk_ieb_core), |
| 215 | .flash_io0_ieb_core(flash_io0_ieb_core), |
| 216 | .flash_io1_ieb_core(flash_io1_ieb_core), |
Tim Edwards | ef8312e | 2020-09-22 17:20:06 -0400 | [diff] [blame] | 217 | .flash_io0_do_core(flash_io0_do_core), |
| 218 | .flash_io1_do_core(flash_io1_do_core), |
Tim Edwards | ef8312e | 2020-09-22 17:20:06 -0400 | [diff] [blame] | 219 | .flash_io0_di_core(flash_io0_di_core), |
| 220 | .flash_io1_di_core(flash_io1_di_core), |
Tim Edwards | 44bab47 | 2020-10-04 22:09:54 -0400 | [diff] [blame^] | 221 | .por(~porb_l), |
Tim Edwards | ef8312e | 2020-09-22 17:20:06 -0400 | [diff] [blame] | 222 | .mprj_io_in(mprj_io_in), |
| 223 | .mprj_io_out(mprj_io_out), |
Tim Edwards | 44bab47 | 2020-10-04 22:09:54 -0400 | [diff] [blame^] | 224 | .mprj_io_oeb(mprj_io_oeb), |
Tim Edwards | ef8312e | 2020-09-22 17:20:06 -0400 | [diff] [blame] | 225 | .mprj_io_hldh_n(mprj_io_hldh_n), |
| 226 | .mprj_io_enh(mprj_io_enh), |
| 227 | .mprj_io_inp_dis(mprj_io_inp_dis), |
| 228 | .mprj_io_ib_mode_sel(mprj_io_ib_mode_sel), |
Tim Edwards | 04ba17f | 2020-10-02 22:27:50 -0400 | [diff] [blame] | 229 | .mprj_io_vtrip_sel(mprj_io_vtrip_sel), |
| 230 | .mprj_io_slow_sel(mprj_io_slow_sel), |
| 231 | .mprj_io_holdover(mprj_io_holdover), |
Tim Edwards | ef8312e | 2020-09-22 17:20:06 -0400 | [diff] [blame] | 232 | .mprj_io_analog_en(mprj_io_analog_en), |
| 233 | .mprj_io_analog_sel(mprj_io_analog_sel), |
| 234 | .mprj_io_analog_pol(mprj_io_analog_pol), |
| 235 | .mprj_io_dm(mprj_io_dm) |
| 236 | ); |
| 237 | |
| 238 | // SoC core |
Tim Edwards | 04ba17f | 2020-10-02 22:27:50 -0400 | [diff] [blame] | 239 | wire caravel_clk; |
| 240 | wire caravel_rstn; |
Tim Edwards | ef8312e | 2020-09-22 17:20:06 -0400 | [diff] [blame] | 241 | |
| 242 | wire [7:0] spi_ro_config_core; |
| 243 | |
| 244 | // LA signals |
| 245 | wire [127:0] la_output_core; // From CPU to MPRJ |
| 246 | wire [127:0] la_data_in_mprj; // From CPU to MPRJ |
| 247 | wire [127:0] la_data_out_mprj; // From CPU to MPRJ |
| 248 | wire [127:0] la_output_mprj; // From MPRJ to CPU |
| 249 | wire [127:0] la_oen; // LA output enable from CPU perspective (active-low) |
| 250 | |
| 251 | // WB MI A (Mega Project) |
| 252 | wire mprj_cyc_o_core; |
| 253 | wire mprj_stb_o_core; |
| 254 | wire mprj_we_o_core; |
| 255 | wire [3:0] mprj_sel_o_core; |
| 256 | wire [31:0] mprj_adr_o_core; |
| 257 | wire [31:0] mprj_dat_o_core; |
| 258 | wire mprj_ack_i_core; |
| 259 | wire [31:0] mprj_dat_i_core; |
| 260 | |
| 261 | // WB MI B (xbar) |
| 262 | wire xbar_cyc_o_core; |
| 263 | wire xbar_stb_o_core; |
| 264 | wire xbar_we_o_core; |
| 265 | wire [3:0] xbar_sel_o_core; |
| 266 | wire [31:0] xbar_adr_o_core; |
| 267 | wire [31:0] xbar_dat_o_core; |
| 268 | wire xbar_ack_i_core; |
| 269 | wire [31:0] xbar_dat_i_core; |
| 270 | |
Tim Edwards | 04ba17f | 2020-10-02 22:27:50 -0400 | [diff] [blame] | 271 | // Mask revision |
| 272 | wire [31:0] mask_rev; |
| 273 | |
Tim Edwards | ef8312e | 2020-09-22 17:20:06 -0400 | [diff] [blame] | 274 | mgmt_core soc ( |
| 275 | `ifdef LVS |
| 276 | .vdd1v8(vdd1v8), |
| 277 | .vss(vss), |
| 278 | `endif |
Tim Edwards | 04ba17f | 2020-10-02 22:27:50 -0400 | [diff] [blame] | 279 | // GPIO (1 pin) |
Tim Edwards | ef8312e | 2020-09-22 17:20:06 -0400 | [diff] [blame] | 280 | .gpio_out_pad(gpio_out_core), |
| 281 | .gpio_in_pad(gpio_in_core), |
| 282 | .gpio_mode0_pad(gpio_mode0_core), |
| 283 | .gpio_mode1_pad(gpio_mode1_core), |
| 284 | .gpio_outenb_pad(gpio_outenb_core), |
| 285 | .gpio_inenb_pad(gpio_inenb_core), |
Tim Edwards | 04ba17f | 2020-10-02 22:27:50 -0400 | [diff] [blame] | 286 | // Primary SPI flash controller |
Tim Edwards | ef8312e | 2020-09-22 17:20:06 -0400 | [diff] [blame] | 287 | .flash_csb(flash_csb_core), |
| 288 | .flash_clk(flash_clk_core), |
| 289 | .flash_csb_oeb(flash_csb_oeb_core), |
| 290 | .flash_clk_oeb(flash_clk_oeb_core), |
| 291 | .flash_io0_oeb(flash_io0_oeb_core), |
| 292 | .flash_io1_oeb(flash_io1_oeb_core), |
Tim Edwards | ef8312e | 2020-09-22 17:20:06 -0400 | [diff] [blame] | 293 | .flash_csb_ieb(flash_csb_ieb_core), |
| 294 | .flash_clk_ieb(flash_clk_ieb_core), |
| 295 | .flash_io0_ieb(flash_io0_ieb_core), |
| 296 | .flash_io1_ieb(flash_io1_ieb_core), |
Tim Edwards | ef8312e | 2020-09-22 17:20:06 -0400 | [diff] [blame] | 297 | .flash_io0_do(flash_io0_do_core), |
| 298 | .flash_io1_do(flash_io1_do_core), |
Tim Edwards | ef8312e | 2020-09-22 17:20:06 -0400 | [diff] [blame] | 299 | .flash_io0_di(flash_io0_di_core), |
| 300 | .flash_io1_di(flash_io1_di_core), |
Tim Edwards | 04ba17f | 2020-10-02 22:27:50 -0400 | [diff] [blame] | 301 | // Power-on Reset |
| 302 | .porb(porb_l), |
| 303 | // Clocks and reset |
Tim Edwards | ef8312e | 2020-09-22 17:20:06 -0400 | [diff] [blame] | 304 | .clock(clock_core), |
| 305 | .pll_clk16(pll_clk16), |
Tim Edwards | 04ba17f | 2020-10-02 22:27:50 -0400 | [diff] [blame] | 306 | .core_clk(caravel_clk), |
| 307 | .core_rstn(caravel_rstn), |
Tim Edwards | ef8312e | 2020-09-22 17:20:06 -0400 | [diff] [blame] | 308 | // Logic Analyzer |
| 309 | .la_input(la_data_out_mprj), |
| 310 | .la_output(la_output_core), |
| 311 | .la_oen(la_oen), |
| 312 | // Mega Project IO Control |
Tim Edwards | 04ba17f | 2020-10-02 22:27:50 -0400 | [diff] [blame] | 313 | .mprj_io_loader_resetn(mprj_io_loader_resetn), |
| 314 | .mprj_io_loader_clock(mprj_io_loader_clock), |
| 315 | .mprj_io_loader_data(mprj_io_loader_data), |
Tim Edwards | 44bab47 | 2020-10-04 22:09:54 -0400 | [diff] [blame^] | 316 | .mgmt_in_data(mgmt_io_in), |
| 317 | .mgmt_out_data({mgmt_io_nc1, sdo_out, jtag_out}), |
| 318 | .mgmt_outz_data({mgmt_io_in[(`MPRJ_IO_PADS-1):2], mgmt_io_nc2}), |
| 319 | .mgmt_oeb_data({mgmt_io_nc3, sdo_outenb, jtag_outenb}), |
Tim Edwards | ef8312e | 2020-09-22 17:20:06 -0400 | [diff] [blame] | 320 | // Mega Project Slave ports (WB MI A) |
| 321 | .mprj_cyc_o(mprj_cyc_o_core), |
| 322 | .mprj_stb_o(mprj_stb_o_core), |
| 323 | .mprj_we_o(mprj_we_o_core), |
| 324 | .mprj_sel_o(mprj_sel_o_core), |
| 325 | .mprj_adr_o(mprj_adr_o_core), |
| 326 | .mprj_dat_o(mprj_dat_o_core), |
| 327 | .mprj_ack_i(mprj_ack_i_core), |
| 328 | .mprj_dat_i(mprj_dat_i_core), |
| 329 | // Xbar Switch (WB MI B) |
| 330 | .xbar_cyc_o(xbar_cyc_o_core), |
| 331 | .xbar_stb_o(xbar_stb_o_core), |
| 332 | .xbar_we_o (xbar_we_o_core), |
| 333 | .xbar_sel_o(xbar_sel_o_core), |
| 334 | .xbar_adr_o(xbar_adr_o_core), |
| 335 | .xbar_dat_o(xbar_dat_o_core), |
| 336 | .xbar_ack_i(xbar_ack_i_core), |
Tim Edwards | 04ba17f | 2020-10-02 22:27:50 -0400 | [diff] [blame] | 337 | .xbar_dat_i(xbar_dat_i_core), |
| 338 | // mask data |
| 339 | .mask_rev(mask_rev) |
Tim Edwards | ef8312e | 2020-09-22 17:20:06 -0400 | [diff] [blame] | 340 | ); |
| 341 | |
Tim Edwards | 04ba17f | 2020-10-02 22:27:50 -0400 | [diff] [blame] | 342 | sky130_fd_sc_hd__ebufn_8 la_buf [127:0] ( |
Tim Edwards | ef8312e | 2020-09-22 17:20:06 -0400 | [diff] [blame] | 343 | .Z(la_data_in_mprj), |
| 344 | .A(la_output_core), |
Tim Edwards | c5265b8 | 2020-09-25 17:08:59 -0400 | [diff] [blame] | 345 | .TE_B(la_oen) |
Tim Edwards | ef8312e | 2020-09-22 17:20:06 -0400 | [diff] [blame] | 346 | ); |
| 347 | |
| 348 | mega_project mprj ( |
Tim Edwards | 04ba17f | 2020-10-02 22:27:50 -0400 | [diff] [blame] | 349 | .wb_clk_i(caravel_clk), |
| 350 | .wb_rst_i(!caravel_rstn), |
Tim Edwards | ef8312e | 2020-09-22 17:20:06 -0400 | [diff] [blame] | 351 | // MGMT SoC Wishbone Slave |
| 352 | .wbs_cyc_i(mprj_cyc_o_core), |
| 353 | .wbs_stb_i(mprj_stb_o_core), |
| 354 | .wbs_we_i(mprj_we_o_core), |
| 355 | .wbs_sel_i(mprj_sel_o_core), |
| 356 | .wbs_adr_i(mprj_adr_o_core), |
| 357 | .wbs_dat_i(mprj_dat_o_core), |
| 358 | .wbs_ack_o(mprj_ack_i_core), |
| 359 | .wbs_dat_o(mprj_dat_i_core), |
| 360 | // Logic Analyzer |
| 361 | .la_data_in(la_data_in_mprj), |
| 362 | .la_data_out(la_data_out_mprj), |
| 363 | .la_oen (la_oen), |
| 364 | // IO Pads |
| 365 | .io_out(mprj_io_out), |
| 366 | .io_in (mprj_io_in) |
| 367 | ); |
| 368 | |
Tim Edwards | 04ba17f | 2020-10-02 22:27:50 -0400 | [diff] [blame] | 369 | wire [`MPRJ_IO_PADS-1:0] gpio_serial_link_shifted; |
| 370 | |
| 371 | assign gpio_serial_link_shifted = {mprj_io_loader_data, gpio_serial_link[`MPRJ_IO_PADS-1:1]}; |
| 372 | |
Tim Edwards | 44bab47 | 2020-10-04 22:09:54 -0400 | [diff] [blame^] | 373 | // NOTE: The intention is to replace most of gpio_control_block2 |
| 374 | // (3 management wires per pad) with gpio_control_block (1 management |
| 375 | // wire per pad). However, the inout line on gpio_control_block is |
| 376 | // troublesome and so I am starting with the simpler interface. Ultimately |
| 377 | // the JTAG and SDO lines will keep the 3-pin interface and these pads will |
| 378 | // be located closest to the management area. |
| 379 | |
| 380 | gpio_control_block2 #( |
| 381 | .DM_INIT(3'b010), // Test: All pads set to pull-up |
| 382 | .OENB_INIT(1'b0) // Test: All pads set to pull-up |
| 383 | ) gpio_control_inst [`MPRJ_IO_PADS-1:0] ( |
| 384 | |
Tim Edwards | 04ba17f | 2020-10-02 22:27:50 -0400 | [diff] [blame] | 385 | // Management Soc-facing signals |
| 386 | |
Tim Edwards | c18c474 | 2020-10-03 11:26:39 -0400 | [diff] [blame] | 387 | .resetn(mprj_io_loader_resetn), |
| 388 | .serial_clock(mprj_io_loader_clock), |
Tim Edwards | 04ba17f | 2020-10-02 22:27:50 -0400 | [diff] [blame] | 389 | |
Tim Edwards | 44bab47 | 2020-10-04 22:09:54 -0400 | [diff] [blame^] | 390 | .mgmt_gpio_in(mgmt_io_in), // For gpio_control_block2 only |
| 391 | .mgmt_gpio_out({mgmt_io_in[(`MPRJ_IO_PADS-1):2], sdo_out, jtag_out}), |
| 392 | .mgmt_gpio_oeb({{(`MPRJ_IO_PADS-2){1'b1}}, sdo_outenb, jtag_outenb}), |
Tim Edwards | 04ba17f | 2020-10-02 22:27:50 -0400 | [diff] [blame] | 393 | |
| 394 | // Serial data chain for pad configuration |
Tim Edwards | c18c474 | 2020-10-03 11:26:39 -0400 | [diff] [blame] | 395 | .serial_data_in(gpio_serial_link_shifted), |
| 396 | .serial_data_out(gpio_serial_link), |
Tim Edwards | 04ba17f | 2020-10-02 22:27:50 -0400 | [diff] [blame] | 397 | |
| 398 | // User-facing signals |
Tim Edwards | c18c474 | 2020-10-03 11:26:39 -0400 | [diff] [blame] | 399 | .user_gpio_out(user_io_out), |
Tim Edwards | 44bab47 | 2020-10-04 22:09:54 -0400 | [diff] [blame^] | 400 | .user_gpio_oeb(user_io_oeb), |
Tim Edwards | c18c474 | 2020-10-03 11:26:39 -0400 | [diff] [blame] | 401 | .user_gpio_in(user_io_in), |
Tim Edwards | 04ba17f | 2020-10-02 22:27:50 -0400 | [diff] [blame] | 402 | |
| 403 | // Pad-facing signals (Pad GPIOv2) |
Tim Edwards | c18c474 | 2020-10-03 11:26:39 -0400 | [diff] [blame] | 404 | .pad_gpio_inenb(mprj_io_inp_dis), |
| 405 | .pad_gpio_ib_mode_sel(mprj_io_ib_mode_sel), |
| 406 | .pad_gpio_vtrip_sel(mprj_io_vtrip_sel), |
| 407 | .pad_gpio_slow_sel(mprj_io_slow_sel), |
| 408 | .pad_gpio_holdover(mprj_io_holdover), |
| 409 | .pad_gpio_ana_en(mprj_io_analog_en), |
| 410 | .pad_gpio_ana_sel(mprj_io_analog_sel), |
| 411 | .pad_gpio_ana_pol(mprj_io_analog_pol), |
| 412 | .pad_gpio_dm(mprj_io_dm), |
Tim Edwards | 44bab47 | 2020-10-04 22:09:54 -0400 | [diff] [blame^] | 413 | .pad_gpio_outenb(mprj_io_oeb), |
Tim Edwards | c18c474 | 2020-10-03 11:26:39 -0400 | [diff] [blame] | 414 | .pad_gpio_out(mprj_io_out), |
| 415 | .pad_gpio_in(mprj_io_in) |
Tim Edwards | 04ba17f | 2020-10-02 22:27:50 -0400 | [diff] [blame] | 416 | ); |
| 417 | |
Tim Edwards | c5265b8 | 2020-09-25 17:08:59 -0400 | [diff] [blame] | 418 | sky130_fd_sc_hvl__lsbufhv2lv levelshift ( |
Tim Edwards | ef8312e | 2020-09-22 17:20:06 -0400 | [diff] [blame] | 419 | `ifdef LVS |
| 420 | .vpwr(vdd3v3), |
| 421 | .vpb(vdd3v3), |
| 422 | .lvpwr(vdd1v8), |
| 423 | .vnb(vss), |
| 424 | .vgnd(vss), |
| 425 | `endif |
| 426 | .A(porb_h), |
| 427 | .X(porb_l) |
| 428 | ); |
| 429 | |
Tim Edwards | 04ba17f | 2020-10-02 22:27:50 -0400 | [diff] [blame] | 430 | user_id_programming #( |
| 431 | .USER_PROJECT_ID(USER_PROJECT_ID) |
| 432 | ) user_id_value ( |
| 433 | .mask_rev(mask_rev) |
| 434 | ); |
| 435 | |
Tim Edwards | ef8312e | 2020-09-22 17:20:06 -0400 | [diff] [blame] | 436 | endmodule |