1. 496a08a Corrected an issue with the JTAG and SDO pins that prevented them from by Tim Edwards · 4 years, 6 months ago
  2. 14d35ac Added synthesized memory (4kb) by Manar · 4 years, 6 months ago
  3. 05ad4fc Added two additional signals for monitoring the user areas 1 and 2 by Tim Edwards · 4 years, 6 months ago
  4. 2a62066 Merge pull request #19 from Manarabdelaty/rm_xbar by R. Timothy Edwards · 4 years, 6 months ago
  5. 32d0542 Added two additional features: (1) Timer chaining, which allows one by Tim Edwards · 4 years, 6 months ago
  6. 98a7adc Removed cross bar switch port from mgmt core by Manar · 4 years, 6 months ago
  7. b6dd152 Updated testbenches to declare 38 bits for the user project GPIO pins. by Tim Edwards · 4 years, 6 months ago
  8. 6d9739d Removed references to "Mega-Project" and replaced them with "User Project". by Tim Edwards · 4 years, 6 months ago
  9. b86fc84 (1) Added a wrapper interface between the top level verilog and the user project by Tim Edwards · 4 years, 7 months ago
  10. 21a9aac Testbench simulations are now all working correctly with the pre-release by Tim Edwards · 4 years, 7 months ago
  11. e2ef673 Additional corrections to the pads and connections for sky130_fd_io. by Tim Edwards · 4 years, 7 months ago
  12. 4c73335 Modified I/O references to match the sky130_fd_io release. Mostly by Tim Edwards · 4 years, 7 months ago
  13. 7a8cbb1 Added a secondary clock output, going to the user area, that is derived by Tim Edwards · 4 years, 7 months ago
  14. 53d9218 Added additional protection for all the signals output to the user by Tim Edwards · 4 years, 7 months ago
  15. ef2b68d Made a few testbench corrections and added the missing OEB lines from the by Tim Edwards · 4 years, 7 months ago
  16. 4286ae1 Made a change to all of the testbench Makefiles to define PDK_PATH as the by Tim Edwards · 4 years, 7 months ago
  17. 3245e2f Revised the clocking scheme in several ways: (1) Removed the output by Tim Edwards · 4 years, 7 months ago
  18. 9eda80d Split the main power supply into managment and two user areas. Mostly by Tim Edwards · 4 years, 7 months ago
  19. 0553751 Most testbenches are working again now. Renamed "mprj_counter" to "user_proj_example" by Tim Edwards · 4 years, 7 months ago
  20. ca2f318 Various corrections to simplify the user project I/O wiring by Tim Edwards · 4 years, 7 months ago
  21. f51dd08 Added a simple power-on-reset circuit with schmitt trigger output, and by Tim Edwards · 4 years, 7 months ago
  22. 89f0924 Made corrections; GPIO testbench now passes. by Tim Edwards · 4 years, 7 months ago
  23. 251e0df Serial chain loading of the I/O configurations is now working. by Tim Edwards · 4 years, 7 months ago
  24. 44bab47 In spite of many errors that still need fixing, this is a major advance by Tim Edwards · 4 years, 7 months ago
  25. c18c474 Fixed the syntactical loose ends from yesterday. There are by Tim Edwards · 4 years, 7 months ago
  26. 04ba17f Vast and substantial changes: Removed the old GPIO control with the new one by Tim Edwards · 4 years, 7 months ago
  27. c5265b8 Corrected some things from the initial pass of removing unused GPIO by Tim Edwards · 4 years, 7 months ago
  28. ef8312e Caravel 2nd phase (branch phase2): First pass at removing the analog by Tim Edwards · 4 years, 7 months ago
  29. fd13eb5 initial commit by shalan · 4 years, 8 months ago
  30. cd64af5 Started adding RTL for the Caravel project by Tim Edwards · 4 years, 9 months ago