Sign in
foss-eda-tools
/
third_party
/
shuttle
/
sky130
/
mpw-001
/
slot-017
/
d31c00a0658a046b6bd07171da8bc1d53c141ec5
commit
d31c00a0658a046b6bd07171da8bc1d53c141ec5
[
log
]
[
tgz
]
author
Ganesh Gore <goreganesh007@gmail.com>
Tue Feb 09 19:01:15 2021 -0700
committer
Ganesh Gore <goreganesh007@gmail.com>
Tue Feb 09 19:01:15 2021 -0700
tree
b6f334bc147940db1f264bcac369bd68597c146d
parent
f81316780b0355afaa3687284a2b564ee528a6c2
[
diff
]
[DRCfix] Swapped fill cell with decap+fill
gds/caravel.gds.gz
[
diff
]
gds/user_project_wrapper.gds.gz
[
diff
]
2 files changed
tree: b6f334bc147940db1f264bcac369bd68597c146d
checks/
def/
doc/
gds/
lef/
macros/
mag/
maglef/
ngspice/
OpenFPGA_task/
openlane/
qflow/
scripts/
spi/
utils/
verilog/
info.yaml
LICENSE
Makefile
mpw-one-b.md
README.md
source_commit_hash.txt
README.md
Caravel-SOFA-HD
Highlights
Opensource 12x12 FPGA designed using OpenFPGA prototyping tool
Designed with Skywater130nm PDK with HD standard cell library
Base K4 architecture from VPR with 40 vertical and horizontal channels
No adders (carry-chain) or flipflop reset pins
Designed using commercial PnR tool
Contribution
NOTE
This repository is created for The eFabless Open MPW shuttle program submission
The repository is auto-updated. For any commits issues and feature requests, please check
Skywater-OpenFPGA
Caravel design and CIIC Harness
For caravel related updated refer
efabless/caravel