blob: 06c6e08fbc3eb7f0791e00c945ec398bbdbe71a5 [file] [log] [blame]
,design,design_name,config,runtime,DIEAREA_mm^2,CellPer_mm^2,(Cell/mm^2)/Core_Util,OpenDP_Util,Peak_Memory_Usage_MB,cell_count,tritonRoute_violations,Short_violations,MetSpc_violations,OffGrid_violations,MinHole_violations,Other_violations,Magic_violations,antenna_violations,lvs_total_errors,wire_length,vias,wns,pl_wns,optimized_wns,fastroute_wns,spef_wns,tns,pl_tns,optimized_tns,fastroute_tns,spef_tns,HPWL,routing_layer1_pct,routing_layer2_pct,routing_layer3_pct,routing_layer4_pct,routing_layer5_pct,routing_layer6_pct,wires_count,wire_bits,public_wires_count,public_wire_bits,memories_count,memory_bits,processes_count,cells_pre_abc,AND,DFF,NAND,NOR,OR,XOR,XNOR,MUX,inputs,outputs,level,EndCaps,TapCells,Diodes,Total_Physical_Cells,suggested_clock_frequency,suggested_clock_period,CLOCK_PERIOD,SYNTH_STRATEGY,SYNTH_MAX_FANOUT,FP_CORE_UTIL,FP_ASPECT_RATIO,FP_PDN_VPITCH,FP_PDN_HPITCH,PL_TARGET_DENSITY,GLB_RT_ADJUSTMENT,STD_CELL_LIBRARY,CELL_PAD,DIODE_INSERTION_STRATEGY
0,/project/openlane/morphle_ycell,ycell,morphle_ycell,0h0m18s,0.0046619999999999995,23595.023595023595,67414.35312863885,39,382.39,110,0,0,0,0,0,0,0,0,0,4593,781,-1,-1,-1,-1,-1,-1,-1,-1,-1,-1,1621566,0.0,22.69,23.03,0.0,0.0,-1,117,125,38,46,0,0,0,110,7,3,1,17,20,0,0,12,30,24,15,38,31,0,69,1000.0,1,0,2,5,35,1,153.6,153.18,0.55,0,sky130_fd_sc_hd,8,3