blob: cdefe74e2c971edc5bdcd92b501d85576e9ebce1 [file] [log] [blame]
Tim Edwardsef8312e2020-09-22 17:20:06 -04001/*--------------------------------------------------------------*/
2/* caravel, a project harness for the Google/SkyWater sky130 */
3/* fabrication process and open source PDK */
4/* */
5/* Copyright 2020 efabless, Inc. */
6/* Written by Tim Edwards, December 2019 */
7/* and Mohamed Shalan, August 2020 */
8/* This file is open source hardware released under the */
9/* Apache 2.0 license. See file LICENSE. */
10/* */
11/*--------------------------------------------------------------*/
12
13`timescale 1 ns / 1 ps
14
15`define USE_OPENRAM
16`define USE_PG_PIN
17`define functional
Tim Edwardsc5265b82020-09-25 17:08:59 -040018`define UNIT_DELAY #1
Tim Edwardsef8312e2020-09-22 17:20:06 -040019
20`define MPRJ_IO_PADS 32
21
22`include "pads.v"
23
24/* To be removed when sky130_fd_io is available */
25// `include "/ef/tech/SW/EFS8A/libs.ref/verilog/s8iom0s8/s8iom0s8.v"
26// `include "/ef/tech/SW/EFS8A/libs.ref/verilog/s8iom0s8/power_pads_lib.v"
27// `include "/ef/tech/SW/sky130A/libs.ref/verilog/sky130_fd_sc_hd/sky130_fd_sc_hd.v"
28// `include "/ef/tech/SW/sky130A/libs.ref/verilog/sky130_fd_sc_hvl/sky130_fd_sc_hvl.v"
29
30/* Local only, please remove */
31// `include "/home/tim/projects/efabless/tech/SW/sky130A/libs.ref/sky130_fd_io/verilog/sky130_fd_io.v"
32// `include "/home/tim/projects/efabless/tech/SW/sky130A/libs.ref/sky130_fd_io/verilog/power_pads_lib.v"
33`include "/home/tim/projects/efabless/tech/SW/EFS8A/libs.ref/s8iom0s8/verilog/s8iom0s8.v"
Tim Edwardsc5265b82020-09-25 17:08:59 -040034// `include "/home/tim/projects/efabless/tech/SW/EFS8A/libs.ref/s8iom0s8/verilog/power_pads_lib.v"
35`include "/home/tim/projects/efabless/tech/SW/sky130A/libs.ref/sky130_fd_sc_hd/verilog/primitives.v"
36`include "/home/tim/projects/efabless/tech/SW/sky130A/libs.ref/sky130_fd_sc_hd/verilog/sky130_fd_sc_hd.v"
37`include "/home/tim/projects/efabless/tech/SW/sky130A/libs.ref/sky130_fd_sc_hvl/verilog/primitives.v"
38`include "/home/tim/projects/efabless/tech/SW/sky130A/libs.ref/sky130_fd_sc_hvl/verilog/sky130_fd_sc_hvl.v"
Tim Edwardsef8312e2020-09-22 17:20:06 -040039
40`include "mgmt_soc.v"
Tim Edwards44bab472020-10-04 22:09:54 -040041`include "housekeeping_spi.v"
Tim Edwardsef8312e2020-09-22 17:20:06 -040042`include "digital_pll.v"
Tim Edwards04ba17f2020-10-02 22:27:50 -040043`include "caravel_clkrst.v"
Tim Edwardsef8312e2020-09-22 17:20:06 -040044`include "mprj_counter.v"
45`include "mgmt_core.v"
46`include "mprj_io.v"
47`include "chip_io.v"
Tim Edwards04ba17f2020-10-02 22:27:50 -040048`include "user_id_programming.v"
49`include "gpio_control_block.v"
Tim Edwardsef8312e2020-09-22 17:20:06 -040050
51`ifdef USE_OPENRAM
52 `include "sram_1rw1r_32_8192_8_sky130.v"
53`endif
54
55module caravel (
56 inout vdd3v3,
57 inout vdd1v8,
58 inout vss,
Tim Edwards04ba17f2020-10-02 22:27:50 -040059 inout gpio, // Used for external LDO control
Tim Edwardsef8312e2020-09-22 17:20:06 -040060 inout [`MPRJ_IO_PADS-1:0] mprj_io,
61 input clock, // CMOS core clock input, not a crystal
Tim Edwards04ba17f2020-10-02 22:27:50 -040062 input resetb,
63
64 // Note that only two pins are available on the flash so dual and
65 // quad flash modes are not available.
66
Tim Edwardsef8312e2020-09-22 17:20:06 -040067 output flash_csb,
68 output flash_clk,
69 output flash_io0,
Tim Edwards04ba17f2020-10-02 22:27:50 -040070 output flash_io1
Tim Edwardsef8312e2020-09-22 17:20:06 -040071);
72
Tim Edwards04ba17f2020-10-02 22:27:50 -040073 //------------------------------------------------------------
74 // This value is uniquely defined for each user project.
75 //------------------------------------------------------------
76 parameter USER_PROJECT_ID = 32'h0;
Tim Edwardsef8312e2020-09-22 17:20:06 -040077
Tim Edwards04ba17f2020-10-02 22:27:50 -040078 // These pins are overlaid on mprj_io space. They have the function
79 // below when the management processor is in reset, or in the default
80 // configuration. They are assigned to uses in the user space by the
81 // configuration program running off of the SPI flash. Note that even
82 // when the user has taken control of these pins, they can be restored
83 // to the original use by setting the resetb pin low. The SPI pins and
84 // UART pins can be connected directly to an FTDI chip as long as the
85 // FTDI chip sets these lines to high impedence (input function) at
86 // all times except when holding the chip in reset.
87
88 // JTAG = mprj_io[0] (inout)
89 // SDO = mprj_io[1] (output)
90 // SDI = mprj_io[2] (input)
91 // CSB = mprj_io[3] (input)
92 // SCK = mprj_io[4] (input)
93 // ser_rx = mprj_io[5] (input)
94 // ser_tx = mprj_io[6] (output)
95 // irq = mprj_io[7] (input)
96
97 // These pins are reserved for any project that wants to incorporate
98 // its own processor and flash controller. While a user project can
99 // technically use any available I/O pins for the purpose, these
100 // four pins connect to a pass-through mode from the SPI slave (pins
101 // 1-4 above) so that any SPI flash connected to these specific pins
102 // can be accessed through the SPI slave even when the processor is in
103 // reset.
104
Tim Edwards44bab472020-10-04 22:09:54 -0400105 // user_flash_csb = mprj_io[8]
106 // user_flash_sck = mprj_io[9]
107 // user_flash_io0 = mprj_io[10]
108 // user_flash_io1 = mprj_io[11]
Tim Edwards04ba17f2020-10-02 22:27:50 -0400109
110 // One-bit GPIO dedicated to management SoC (outside of user control)
111 wire gpio_out_core;
112 wire gpio_in_core;
113 wire gpio_mode0_core;
114 wire gpio_mode1_core;
115 wire gpio_outenb_core;
116 wire gpio_inenb_core;
117
118 // Mega-Project Control (pad-facing)
Tim Edwards04ba17f2020-10-02 22:27:50 -0400119 wire mprj_io_loader_resetn;
120 wire mprj_io_loader_clock;
121 wire mprj_io_loader_data;
122
Tim Edwardsef8312e2020-09-22 17:20:06 -0400123 wire [`MPRJ_IO_PADS-1:0] mprj_io_hldh_n;
124 wire [`MPRJ_IO_PADS-1:0] mprj_io_enh;
125 wire [`MPRJ_IO_PADS-1:0] mprj_io_inp_dis;
Tim Edwards44bab472020-10-04 22:09:54 -0400126 wire [`MPRJ_IO_PADS-1:0] mprj_io_oeb;
Tim Edwardsef8312e2020-09-22 17:20:06 -0400127 wire [`MPRJ_IO_PADS-1:0] mprj_io_ib_mode_sel;
Tim Edwards04ba17f2020-10-02 22:27:50 -0400128 wire [`MPRJ_IO_PADS-1:0] mprj_io_vtrip_sel;
129 wire [`MPRJ_IO_PADS-1:0] mprj_io_slow_sel;
130 wire [`MPRJ_IO_PADS-1:0] mprj_io_holdover;
Tim Edwardsef8312e2020-09-22 17:20:06 -0400131 wire [`MPRJ_IO_PADS-1:0] mprj_io_analog_en;
132 wire [`MPRJ_IO_PADS-1:0] mprj_io_analog_sel;
133 wire [`MPRJ_IO_PADS-1:0] mprj_io_analog_pol;
134 wire [`MPRJ_IO_PADS*3-1:0] mprj_io_dm;
135 wire [`MPRJ_IO_PADS-1:0] mprj_io_in;
136 wire [`MPRJ_IO_PADS-1:0] mprj_io_out;
137
Tim Edwards04ba17f2020-10-02 22:27:50 -0400138 // Mega-Project Control (user-facing)
Tim Edwards44bab472020-10-04 22:09:54 -0400139 wire [`MPRJ_IO_PADS-1:0] user_io_oeb;
Tim Edwards04ba17f2020-10-02 22:27:50 -0400140 wire [`MPRJ_IO_PADS-1:0] user_io_in;
141 wire [`MPRJ_IO_PADS-1:0] user_io_out;
142
143 /* Padframe control signals */
144 wire [`MPRJ_IO_PADS-1:0] gpio_serial_link;
145 wire mgmt_serial_clock;
146 wire mgmt_serial_resetn;
147
Tim Edwards44bab472020-10-04 22:09:54 -0400148 // Mega-Project Control management I/O
149 // There are two types of GPIO connections:
150 // (1) Full Bidirectional: Management connects to in, out, and oeb
151 // Uses: JTAG and SDO
152 // (2) Selectable bidirectional: Management connects to in and out,
153 // which are tied together. oeb is grounded (oeb from the
154 // configuration is used)
155
156 // SDI = mprj_io[2] (input)
157 // CSB = mprj_io[3] (input)
158 // SCK = mprj_io[4] (input)
159 // ser_rx = mprj_io[5] (input)
160 // ser_tx = mprj_io[6] (output)
161 // irq = mprj_io[7] (input)
162
163 wire [`MPRJ_IO_PADS-1:0] mgmt_io_in;
164 wire jtag_out, sdo_out;
165 wire jtag_outenb, sdo_outenb;
166
167 wire [`MPRJ_IO_PADS-3:0] mgmt_io_nc1; /* no-connects */
168 wire [`MPRJ_IO_PADS-3:0] mgmt_io_nc3; /* no-connects */
169 wire [1:0] mgmt_io_nc2; /* no-connects */
170
Tim Edwards04ba17f2020-10-02 22:27:50 -0400171 // Power-on-reset signal. The reset pad generates the sense-inverted
172 // reset at 3.3V. The 1.8V signal and the inverted 1.8V signal are
173 // derived.
174
Tim Edwardsef8312e2020-09-22 17:20:06 -0400175 wire porb_h;
176 wire porb_l;
Tim Edwardsef8312e2020-09-22 17:20:06 -0400177
Tim Edwards44bab472020-10-04 22:09:54 -0400178 // To be considered: Master hold signal on all user pads (?)
179 // For now, set holdh_n to 1 (NOTE: This is in the 3.3V domain)
180 // and setting enh to porb_h.
181 assign mprj_io_hldh_n = {`MPRJ_IO_PADS{vdd3v3}};
182 assign mprj_io_enh = {`MPRJ_IO_PADS{porb_h}};
183
Tim Edwardsef8312e2020-09-22 17:20:06 -0400184 chip_io padframe(
185 // Package Pins
186 .vdd3v3(vdd3v3),
187 .vdd1v8(vdd1v8),
188 .vss(vss),
189 .gpio(gpio),
190 .mprj_io(mprj_io),
191 .clock(clock),
Tim Edwards04ba17f2020-10-02 22:27:50 -0400192 .resetb(resetb),
Tim Edwardsef8312e2020-09-22 17:20:06 -0400193 .flash_csb(flash_csb),
194 .flash_clk(flash_clk),
195 .flash_io0(flash_io0),
196 .flash_io1(flash_io1),
Tim Edwardsef8312e2020-09-22 17:20:06 -0400197 // SoC Core Interface
Tim Edwardsef8312e2020-09-22 17:20:06 -0400198 .porb_h(porb_h),
199 .clock_core(clock_core),
200 .gpio_out_core(gpio_out_core),
201 .gpio_in_core(gpio_in_core),
202 .gpio_mode0_core(gpio_mode0_core),
203 .gpio_mode1_core(gpio_mode1_core),
204 .gpio_outenb_core(gpio_outenb_core),
205 .gpio_inenb_core(gpio_inenb_core),
Tim Edwardsef8312e2020-09-22 17:20:06 -0400206 .flash_csb_core(flash_csb_core),
207 .flash_clk_core(flash_clk_core),
208 .flash_csb_oeb_core(flash_csb_oeb_core),
209 .flash_clk_oeb_core(flash_clk_oeb_core),
210 .flash_io0_oeb_core(flash_io0_oeb_core),
211 .flash_io1_oeb_core(flash_io1_oeb_core),
Tim Edwardsef8312e2020-09-22 17:20:06 -0400212 .flash_csb_ieb_core(flash_csb_ieb_core),
213 .flash_clk_ieb_core(flash_clk_ieb_core),
214 .flash_io0_ieb_core(flash_io0_ieb_core),
215 .flash_io1_ieb_core(flash_io1_ieb_core),
Tim Edwardsef8312e2020-09-22 17:20:06 -0400216 .flash_io0_do_core(flash_io0_do_core),
217 .flash_io1_do_core(flash_io1_do_core),
Tim Edwardsef8312e2020-09-22 17:20:06 -0400218 .flash_io0_di_core(flash_io0_di_core),
219 .flash_io1_di_core(flash_io1_di_core),
Tim Edwards44bab472020-10-04 22:09:54 -0400220 .por(~porb_l),
Tim Edwardsef8312e2020-09-22 17:20:06 -0400221 .mprj_io_in(mprj_io_in),
222 .mprj_io_out(mprj_io_out),
Tim Edwards44bab472020-10-04 22:09:54 -0400223 .mprj_io_oeb(mprj_io_oeb),
Tim Edwardsef8312e2020-09-22 17:20:06 -0400224 .mprj_io_hldh_n(mprj_io_hldh_n),
225 .mprj_io_enh(mprj_io_enh),
226 .mprj_io_inp_dis(mprj_io_inp_dis),
227 .mprj_io_ib_mode_sel(mprj_io_ib_mode_sel),
Tim Edwards04ba17f2020-10-02 22:27:50 -0400228 .mprj_io_vtrip_sel(mprj_io_vtrip_sel),
229 .mprj_io_slow_sel(mprj_io_slow_sel),
230 .mprj_io_holdover(mprj_io_holdover),
Tim Edwardsef8312e2020-09-22 17:20:06 -0400231 .mprj_io_analog_en(mprj_io_analog_en),
232 .mprj_io_analog_sel(mprj_io_analog_sel),
233 .mprj_io_analog_pol(mprj_io_analog_pol),
234 .mprj_io_dm(mprj_io_dm)
235 );
236
237 // SoC core
Tim Edwards04ba17f2020-10-02 22:27:50 -0400238 wire caravel_clk;
239 wire caravel_rstn;
Tim Edwardsef8312e2020-09-22 17:20:06 -0400240
241 wire [7:0] spi_ro_config_core;
242
243 // LA signals
244 wire [127:0] la_output_core; // From CPU to MPRJ
245 wire [127:0] la_data_in_mprj; // From CPU to MPRJ
246 wire [127:0] la_data_out_mprj; // From CPU to MPRJ
247 wire [127:0] la_output_mprj; // From MPRJ to CPU
248 wire [127:0] la_oen; // LA output enable from CPU perspective (active-low)
249
250 // WB MI A (Mega Project)
251 wire mprj_cyc_o_core;
252 wire mprj_stb_o_core;
253 wire mprj_we_o_core;
254 wire [3:0] mprj_sel_o_core;
255 wire [31:0] mprj_adr_o_core;
256 wire [31:0] mprj_dat_o_core;
257 wire mprj_ack_i_core;
258 wire [31:0] mprj_dat_i_core;
259
260 // WB MI B (xbar)
261 wire xbar_cyc_o_core;
262 wire xbar_stb_o_core;
263 wire xbar_we_o_core;
264 wire [3:0] xbar_sel_o_core;
265 wire [31:0] xbar_adr_o_core;
266 wire [31:0] xbar_dat_o_core;
267 wire xbar_ack_i_core;
268 wire [31:0] xbar_dat_i_core;
269
Tim Edwards04ba17f2020-10-02 22:27:50 -0400270 // Mask revision
271 wire [31:0] mask_rev;
272
Tim Edwardsef8312e2020-09-22 17:20:06 -0400273 mgmt_core soc (
274 `ifdef LVS
275 .vdd1v8(vdd1v8),
276 .vss(vss),
277 `endif
Tim Edwards04ba17f2020-10-02 22:27:50 -0400278 // GPIO (1 pin)
Tim Edwardsef8312e2020-09-22 17:20:06 -0400279 .gpio_out_pad(gpio_out_core),
280 .gpio_in_pad(gpio_in_core),
281 .gpio_mode0_pad(gpio_mode0_core),
282 .gpio_mode1_pad(gpio_mode1_core),
283 .gpio_outenb_pad(gpio_outenb_core),
284 .gpio_inenb_pad(gpio_inenb_core),
Tim Edwards04ba17f2020-10-02 22:27:50 -0400285 // Primary SPI flash controller
Tim Edwardsef8312e2020-09-22 17:20:06 -0400286 .flash_csb(flash_csb_core),
287 .flash_clk(flash_clk_core),
288 .flash_csb_oeb(flash_csb_oeb_core),
289 .flash_clk_oeb(flash_clk_oeb_core),
290 .flash_io0_oeb(flash_io0_oeb_core),
291 .flash_io1_oeb(flash_io1_oeb_core),
Tim Edwardsef8312e2020-09-22 17:20:06 -0400292 .flash_csb_ieb(flash_csb_ieb_core),
293 .flash_clk_ieb(flash_clk_ieb_core),
294 .flash_io0_ieb(flash_io0_ieb_core),
295 .flash_io1_ieb(flash_io1_ieb_core),
Tim Edwardsef8312e2020-09-22 17:20:06 -0400296 .flash_io0_do(flash_io0_do_core),
297 .flash_io1_do(flash_io1_do_core),
Tim Edwardsef8312e2020-09-22 17:20:06 -0400298 .flash_io0_di(flash_io0_di_core),
299 .flash_io1_di(flash_io1_di_core),
Tim Edwards04ba17f2020-10-02 22:27:50 -0400300 // Power-on Reset
301 .porb(porb_l),
302 // Clocks and reset
Tim Edwardsef8312e2020-09-22 17:20:06 -0400303 .clock(clock_core),
304 .pll_clk16(pll_clk16),
Tim Edwards04ba17f2020-10-02 22:27:50 -0400305 .core_clk(caravel_clk),
306 .core_rstn(caravel_rstn),
Tim Edwardsef8312e2020-09-22 17:20:06 -0400307 // Logic Analyzer
308 .la_input(la_data_out_mprj),
309 .la_output(la_output_core),
310 .la_oen(la_oen),
311 // Mega Project IO Control
Tim Edwards04ba17f2020-10-02 22:27:50 -0400312 .mprj_io_loader_resetn(mprj_io_loader_resetn),
313 .mprj_io_loader_clock(mprj_io_loader_clock),
314 .mprj_io_loader_data(mprj_io_loader_data),
Tim Edwards44bab472020-10-04 22:09:54 -0400315 .mgmt_in_data(mgmt_io_in),
316 .mgmt_out_data({mgmt_io_nc1, sdo_out, jtag_out}),
317 .mgmt_outz_data({mgmt_io_in[(`MPRJ_IO_PADS-1):2], mgmt_io_nc2}),
318 .mgmt_oeb_data({mgmt_io_nc3, sdo_outenb, jtag_outenb}),
Tim Edwardsef8312e2020-09-22 17:20:06 -0400319 // Mega Project Slave ports (WB MI A)
320 .mprj_cyc_o(mprj_cyc_o_core),
321 .mprj_stb_o(mprj_stb_o_core),
322 .mprj_we_o(mprj_we_o_core),
323 .mprj_sel_o(mprj_sel_o_core),
324 .mprj_adr_o(mprj_adr_o_core),
325 .mprj_dat_o(mprj_dat_o_core),
326 .mprj_ack_i(mprj_ack_i_core),
327 .mprj_dat_i(mprj_dat_i_core),
328 // Xbar Switch (WB MI B)
329 .xbar_cyc_o(xbar_cyc_o_core),
330 .xbar_stb_o(xbar_stb_o_core),
331 .xbar_we_o (xbar_we_o_core),
332 .xbar_sel_o(xbar_sel_o_core),
333 .xbar_adr_o(xbar_adr_o_core),
334 .xbar_dat_o(xbar_dat_o_core),
335 .xbar_ack_i(xbar_ack_i_core),
Tim Edwards04ba17f2020-10-02 22:27:50 -0400336 .xbar_dat_i(xbar_dat_i_core),
337 // mask data
338 .mask_rev(mask_rev)
Tim Edwardsef8312e2020-09-22 17:20:06 -0400339 );
340
Tim Edwards04ba17f2020-10-02 22:27:50 -0400341 sky130_fd_sc_hd__ebufn_8 la_buf [127:0] (
Tim Edwardsef8312e2020-09-22 17:20:06 -0400342 .Z(la_data_in_mprj),
343 .A(la_output_core),
Tim Edwardsc5265b82020-09-25 17:08:59 -0400344 .TE_B(la_oen)
Tim Edwardsef8312e2020-09-22 17:20:06 -0400345 );
346
347 mega_project mprj (
Tim Edwards04ba17f2020-10-02 22:27:50 -0400348 .wb_clk_i(caravel_clk),
349 .wb_rst_i(!caravel_rstn),
Tim Edwardsef8312e2020-09-22 17:20:06 -0400350 // MGMT SoC Wishbone Slave
351 .wbs_cyc_i(mprj_cyc_o_core),
352 .wbs_stb_i(mprj_stb_o_core),
353 .wbs_we_i(mprj_we_o_core),
354 .wbs_sel_i(mprj_sel_o_core),
355 .wbs_adr_i(mprj_adr_o_core),
356 .wbs_dat_i(mprj_dat_o_core),
357 .wbs_ack_o(mprj_ack_i_core),
358 .wbs_dat_o(mprj_dat_i_core),
359 // Logic Analyzer
360 .la_data_in(la_data_in_mprj),
361 .la_data_out(la_data_out_mprj),
362 .la_oen (la_oen),
363 // IO Pads
364 .io_out(mprj_io_out),
365 .io_in (mprj_io_in)
366 );
367
Tim Edwards04ba17f2020-10-02 22:27:50 -0400368 wire [`MPRJ_IO_PADS-1:0] gpio_serial_link_shifted;
369
Tim Edwards251e0df2020-10-05 11:02:12 -0400370 assign gpio_serial_link_shifted = {gpio_serial_link[`MPRJ_IO_PADS-2:0], mprj_io_loader_data};
Tim Edwards04ba17f2020-10-02 22:27:50 -0400371
Tim Edwards251e0df2020-10-05 11:02:12 -0400372 // Each control block sits next to an I/O pad in the user area.
373 // It gets input through a serial chain from the previous control
374 // block and passes it to the next control block. Due to the nature
375 // of the shift register, bits are presented in reverse, as the first
376 // bit in ends up as the last bit of the last I/O pad control block.
Tim Edwards44bab472020-10-04 22:09:54 -0400377
Tim Edwards251e0df2020-10-05 11:02:12 -0400378 gpio_control_block #(
Tim Edwards44bab472020-10-04 22:09:54 -0400379 .DM_INIT(3'b010), // Test: All pads set to pull-up
380 .OENB_INIT(1'b0) // Test: All pads set to pull-up
381 ) gpio_control_inst [`MPRJ_IO_PADS-1:0] (
382
Tim Edwards04ba17f2020-10-02 22:27:50 -0400383 // Management Soc-facing signals
384
Tim Edwardsc18c4742020-10-03 11:26:39 -0400385 .resetn(mprj_io_loader_resetn),
386 .serial_clock(mprj_io_loader_clock),
Tim Edwards04ba17f2020-10-02 22:27:50 -0400387
Tim Edwards251e0df2020-10-05 11:02:12 -0400388 .mgmt_gpio_in(mgmt_io_in),
Tim Edwards44bab472020-10-04 22:09:54 -0400389 .mgmt_gpio_out({mgmt_io_in[(`MPRJ_IO_PADS-1):2], sdo_out, jtag_out}),
390 .mgmt_gpio_oeb({{(`MPRJ_IO_PADS-2){1'b1}}, sdo_outenb, jtag_outenb}),
Tim Edwards04ba17f2020-10-02 22:27:50 -0400391
392 // Serial data chain for pad configuration
Tim Edwardsc18c4742020-10-03 11:26:39 -0400393 .serial_data_in(gpio_serial_link_shifted),
394 .serial_data_out(gpio_serial_link),
Tim Edwards04ba17f2020-10-02 22:27:50 -0400395
396 // User-facing signals
Tim Edwardsc18c4742020-10-03 11:26:39 -0400397 .user_gpio_out(user_io_out),
Tim Edwards44bab472020-10-04 22:09:54 -0400398 .user_gpio_oeb(user_io_oeb),
Tim Edwardsc18c4742020-10-03 11:26:39 -0400399 .user_gpio_in(user_io_in),
Tim Edwards04ba17f2020-10-02 22:27:50 -0400400
401 // Pad-facing signals (Pad GPIOv2)
Tim Edwardsc18c4742020-10-03 11:26:39 -0400402 .pad_gpio_inenb(mprj_io_inp_dis),
403 .pad_gpio_ib_mode_sel(mprj_io_ib_mode_sel),
404 .pad_gpio_vtrip_sel(mprj_io_vtrip_sel),
405 .pad_gpio_slow_sel(mprj_io_slow_sel),
406 .pad_gpio_holdover(mprj_io_holdover),
407 .pad_gpio_ana_en(mprj_io_analog_en),
408 .pad_gpio_ana_sel(mprj_io_analog_sel),
409 .pad_gpio_ana_pol(mprj_io_analog_pol),
410 .pad_gpio_dm(mprj_io_dm),
Tim Edwards44bab472020-10-04 22:09:54 -0400411 .pad_gpio_outenb(mprj_io_oeb),
Tim Edwardsc18c4742020-10-03 11:26:39 -0400412 .pad_gpio_out(mprj_io_out),
413 .pad_gpio_in(mprj_io_in)
Tim Edwards04ba17f2020-10-02 22:27:50 -0400414 );
415
Tim Edwardsc5265b82020-09-25 17:08:59 -0400416 sky130_fd_sc_hvl__lsbufhv2lv levelshift (
Tim Edwardsef8312e2020-09-22 17:20:06 -0400417 `ifdef LVS
418 .vpwr(vdd3v3),
419 .vpb(vdd3v3),
420 .lvpwr(vdd1v8),
421 .vnb(vss),
422 .vgnd(vss),
423 `endif
424 .A(porb_h),
425 .X(porb_l)
426 );
427
Tim Edwards04ba17f2020-10-02 22:27:50 -0400428 user_id_programming #(
429 .USER_PROJECT_ID(USER_PROJECT_ID)
430 ) user_id_value (
431 .mask_rev(mask_rev)
432 );
433
Tim Edwardsef8312e2020-09-22 17:20:06 -0400434endmodule