| { |
| "description": "Clock Delay Inverter 5-stage 0.25um length inner stage gate.", |
| "file_prefix": "sky130_fd_sc_ls__clkdlyinv5sd2", |
| "library": "sky130_fd_sc_ls", |
| "name": "clkdlyinv5sd2", |
| "parameters": [], |
| "ports": [ |
| [ |
| "signal", |
| "Y", |
| "output", |
| "" |
| ], |
| [ |
| "signal", |
| "A", |
| "input", |
| "" |
| ], |
| [ |
| "power", |
| "VPWR", |
| "input", |
| "supply1" |
| ], |
| [ |
| "power", |
| "VGND", |
| "input", |
| "supply0" |
| ], |
| [ |
| "power", |
| "VPB", |
| "input", |
| "supply1" |
| ], |
| [ |
| "power", |
| "VNB", |
| "input", |
| "supply0" |
| ] |
| ], |
| "type": "cell", |
| "verilog_name": "sky130_fd_sc_ls__clkdlyinv5sd2" |
| } |