blob: 3d09728e9a2603baaf6f16c817fbfb320aefc643 [file] [log] [blame]
/* Automatically generated from https://wokwi.com/projects/341235973870322258 */
`default_nettype none
module user_module_341235973870322258(
input [7:0] io_in,
output [7:0] io_out
);
wire net1 = io_in[0];
wire net2 = io_in[1];
wire net3;
wire net4;
wire net5;
wire net6;
wire net7;
wire net8;
wire net9;
wire net10 = 1'b0;
wire net11 = 1'b1;
wire net12 = 1'b1;
wire net13;
wire net14;
assign io_out[0] = net3;
assign io_out[1] = net4;
assign io_out[2] = net5;
assign io_out[3] = net6;
assign io_out[4] = net7;
assign io_out[5] = net8;
assign io_out[6] = net9;
and_cell gate1 (
);
or_cell gate2 (
);
xor_cell gate3 (
);
nand_cell gate4 (
);
not_cell gate5 (
);
buffer_cell gate6 (
);
mux_cell mux1 (
.a (net9),
.b (net12),
.sel (net2),
.out (net13)
);
dff_cell flipflop1 (
);
dff_cell flipflop2 (
.d (net13),
.clk (net1),
.q (net3)
);
dff_cell flipflop3 (
.d (net3),
.clk (net1),
.q (net4)
);
dff_cell flipflop4 (
.d (net4),
.clk (net1),
.q (net5)
);
dff_cell flipflop5 (
.d (net5),
.clk (net1),
.q (net6),
.notq (net14)
);
dff_cell flipflop6 (
.d (net14),
.clk (net1),
.q (net7)
);
dff_cell flipflop7 (
.d (net7),
.clk (net1),
.q (net8)
);
dff_cell flipflop8 (
.d (net8),
.clk (net1),
.q (net9)
);
endmodule