commit | c0405964df6b21309e763ac72f763252f1245d90 | [log] [tgz] |
---|---|---|
author | AlexanderJGoldstein <Alex_Goldstein@outlook.com> | Thu Aug 04 23:32:18 2022 -0400 |
committer | AlexanderJGoldstein <Alex_Goldstein@outlook.com> | Thu Aug 04 23:32:18 2022 -0400 |
tree | e1526a400b8db6eb608e6ca9fc5388ee3926dfac | |
parent | 385160b5eb9303fab6374ea180c1197d554f8cc2 [diff] |
Addition of ROUTING_CORES variable to reduce routing time on higher end machines, located in module config file
:exclamation: Important Note |
---|
Refer to README for this sample project documentation.
Digital design for Caravel (user_project_wrapper)
This chip is a pure asynchronous cellular automaton. Each cell has four inputs from N, S, E, W and generates four outputs to N, S, E, W. Each cell can be configured for any boolean function of the four inputs.
Outputs on the periphery (or some selection thereof) are passed to the chip GPIO. Inputs may also come from the chip periphery; choice of input or output is programmable like the cell boolean function.
All inputs and outputs may be channeled through the logic analyzer to set or grab the entire state of the system.
The logic analyzer may also be used to program the cell functions.
This can be used in a loop with an evolutionary algorithm to tune the chip functions to achieve a specific behavior.
Most of the core circuitry is straightforward. The total number of cells is parameterized, so that the largest number of cells that will fit in the caravel user project space can be determined.