commit | 1d63bbec3709b2c6ec80b4c6562012677ac7fd09 | [log] [tgz] |
---|---|---|
author | ALLEN DONALD BOSTON <u1375766@lnissrv4.eng.utah.edu> | Wed Aug 24 21:32:21 2022 -0600 |
committer | ALLEN DONALD BOSTON <u1375766@lnissrv4.eng.utah.edu> | Wed Aug 24 21:32:21 2022 -0600 |
tree | c521bc7b53ab00b45144dd6dc7bfe8f09df981e4 | |
parent | c767c1840577f06f89985d646e69de68d7f05c90 [diff] |
added via definitions
The Programming Management Unit will serve as a macro that can be placed near a FPGA to handle bitstream loading. While the primary functionality of the PMU is to load a bitstream into an FPGA Core it will also incorporate some hardware security and integrity features. This is in response to the need for OpenFPGA to be able to incorporate some hardware security IPs to FPGA designs. To accurately access the level of protection the security features provide to the FPGA/FPGA bitstream, an iterative approach to the PMU design will be taken starting with version one. This version, submitted to MPW7 is the third version of the PMU containing AES and SHA cores.
As of today the primary objectives of the PMU are to accurately transfer FPGA bitstream data to the core and protect the IP the lies within a bitstream using AES as well as authenticating the bitstream data and user via SHA. The PMU is capable of on the fly use of both AES and SHA algorithms when transfering data from a host PC to FPGA core. This project will serve as a test implementation of the PMU where the user project wrapper includes the PMU version 3, SOFA 2x2 FPGA generated using OpenFPGA, and AES/SHA cores from secworks. Git repositories for all macros are given below.
-PMU: https://github.com/lnis-uofu/FPGA_Secured_Bitstream
-FPGA: https://github.com/lnis-uofu/OpenFPGA