blob: 7db8a670caf096bba88c0aa6110b399d9a2f4504 [file] [log] [blame]
2022-12-06 00:17:20 - [INFO] - {{Project Git Info}} Repository: https://github.com/james-tandon-csueb/gf180-pwm.git | Branch: gf180-pwm | Commit: 805086a0c02285ee629d22fd1b2b4b00edfce249
2022-12-06 00:17:20 - [INFO] - {{EXTRACTING FILES}} Extracting compressed files in: gf180_pulse_width_modulator
2022-12-06 00:17:20 - [INFO] - {{Project Type Info}} digital
2022-12-06 00:17:20 - [INFO] - {{Project GDS Info}} user_project_wrapper: 7c29a8da02eb688acf60e2ae3d54e61e139cfbd7
2022-12-06 00:17:20 - [INFO] - {{Tools Info}} KLayout: v0.27.12 | Magic: v8.3.340
2022-12-06 00:17:20 - [INFO] - {{PDKs Info}} GF180MCUC: a897aa30369d3bcec87d9d50ce9b01f320f854ef | Open PDKs: 120b0bd69c745825a0b8b76f364043a1cd08bb6a
2022-12-06 00:17:20 - [INFO] - {{START}} Precheck Started, the full log 'precheck.log' will be located in 'gf180_pulse_width_modulator/jobs/mpw_precheck/1499c5cd-7a04-4f45-abf3-309c0f299549/logs'
2022-12-06 00:17:20 - [INFO] - {{PRECHECK SEQUENCE}} Precheck will run the following checks: [License, GPIO-Defines, XOR, Klayout FEOL, Klayout BEOL, Klayout Offgrid, Klayout Metal Minimum Clear Area Density]
2022-12-06 00:17:20 - [INFO] - {{STEP UPDATE}} Executing Check 1 of 7: License
2022-12-06 00:17:21 - [INFO] - An approved LICENSE (Apache-2.0) was found in gf180_pulse_width_modulator.
2022-12-06 00:17:21 - [INFO] - {{MAIN LICENSE CHECK PASSED}} An approved LICENSE was found in project root.
2022-12-06 00:17:22 - [INFO] - An approved LICENSE (Apache-2.0) was found in gf180_pulse_width_modulator.
2022-12-06 00:17:22 - [INFO] - {{SUBMODULES LICENSE CHECK PASSED}} No prohibited LICENSE file(s) was found in project submodules
2022-12-06 00:17:22 - [INFO] - {{SPDX COMPLIANCE CHECK PASSED}} Project is compliant with the SPDX Standard
2022-12-06 00:17:22 - [INFO] - {{STEP UPDATE}} Executing Check 2 of 7: GPIO-Defines
2022-12-06 00:17:22 - [INFO] - GPIO-DEFINES: Checking verilog/rtl/user_defines.v, parsing files: ['/opt/checks/gpio_defines_check/verilog_assets/gpio_modes_base.v', 'gf180_pulse_width_modulator/verilog/rtl/user_defines.v', '/opt/checks/gpio_defines_check/verilog_assets/gpio_modes_observe.v']
2022-12-06 00:17:24 - [INFO] - GPIO-DEFINES report path: gf180_pulse_width_modulator/jobs/mpw_precheck/1499c5cd-7a04-4f45-abf3-309c0f299549/outputs/reports/gpio_defines.report
2022-12-06 00:17:24 - [INFO] - {{GPIO-DEFINES CHECK PASSED}} The user verilog/rtl/user_defines.v is valid.
2022-12-06 00:17:24 - [INFO] - {{STEP UPDATE}} Executing Check 3 of 7: XOR
2022-12-06 00:17:30 - [INFO] - {{XOR CHECK UPDATE}} Total XOR differences: 0, for more details view gf180_pulse_width_modulator/jobs/mpw_precheck/1499c5cd-7a04-4f45-abf3-309c0f299549/outputs/user_project_wrapper.xor.gds
2022-12-06 00:17:30 - [INFO] - {{XOR CHECK PASSED}} The GDS file has no XOR violations.
2022-12-06 00:17:30 - [INFO] - {{STEP UPDATE}} Executing Check 4 of 7: Klayout FEOL
2022-12-06 00:17:30 - [INFO] - in CUSTOM klayout_gds_drc_check
2022-12-06 00:17:30 - [INFO] - run: klayout -b -r /opt/checks/tech-files/gf180mcuC_mr.drc -rd input=gf180_pulse_width_modulator/gds/user_project_wrapper.gds -rd topcell=user_project_wrapper -rd report=gf180_pulse_width_modulator/jobs/mpw_precheck/1499c5cd-7a04-4f45-abf3-309c0f299549/outputs/reports/klayout_feol_check.xml -rd feol=true -rd metal_top=9K -rd mim_option=B -rd metal_level=5LM -rd conn_drc=true >& gf180_pulse_width_modulator/jobs/mpw_precheck/1499c5cd-7a04-4f45-abf3-309c0f299549/logs/klayout_feol_check.log
2022-12-06 00:27:38 - [INFO] - No DRC Violations found
2022-12-06 00:27:38 - [INFO] - {{Klayout FEOL CHECK PASSED}} The GDS file, user_project_wrapper.gds, has no DRC violations.
2022-12-06 00:27:38 - [INFO] - {{STEP UPDATE}} Executing Check 5 of 7: Klayout BEOL
2022-12-06 00:27:38 - [INFO] - in CUSTOM klayout_gds_drc_check
2022-12-06 00:27:38 - [INFO] - run: klayout -b -r /opt/checks/tech-files/gf180mcuC_mr.drc -rd input=gf180_pulse_width_modulator/gds/user_project_wrapper.gds -rd topcell=user_project_wrapper -rd report=gf180_pulse_width_modulator/jobs/mpw_precheck/1499c5cd-7a04-4f45-abf3-309c0f299549/outputs/reports/klayout_beol_check.xml -rd beol=true -rd metal_top=9K -rd mim_option=B -rd metal_level=5LM -rd conn_drc=true >& gf180_pulse_width_modulator/jobs/mpw_precheck/1499c5cd-7a04-4f45-abf3-309c0f299549/logs/klayout_beol_check.log
2022-12-06 00:32:35 - [INFO] - No DRC Violations found
2022-12-06 00:32:35 - [INFO] - {{Klayout BEOL CHECK PASSED}} The GDS file, user_project_wrapper.gds, has no DRC violations.
2022-12-06 00:32:35 - [INFO] - {{STEP UPDATE}} Executing Check 6 of 7: Klayout Offgrid
2022-12-06 00:32:35 - [INFO] - in CUSTOM klayout_gds_drc_check
2022-12-06 00:32:35 - [INFO] - run: klayout -b -r /opt/checks/tech-files/gf180mcuC_mr.drc -rd input=gf180_pulse_width_modulator/gds/user_project_wrapper.gds -rd topcell=user_project_wrapper -rd report=gf180_pulse_width_modulator/jobs/mpw_precheck/1499c5cd-7a04-4f45-abf3-309c0f299549/outputs/reports/klayout_offgrid_check.xml -rd offgrid=true -rd metal_top=9K -rd mim_option=B -rd metal_level=5LM -rd conn_drc=true >& gf180_pulse_width_modulator/jobs/mpw_precheck/1499c5cd-7a04-4f45-abf3-309c0f299549/logs/klayout_offgrid_check.log
2022-12-06 00:36:26 - [INFO] - No DRC Violations found
2022-12-06 00:36:26 - [INFO] - {{Klayout Offgrid CHECK PASSED}} The GDS file, user_project_wrapper.gds, has no DRC violations.
2022-12-06 00:36:26 - [INFO] - {{STEP UPDATE}} Executing Check 7 of 7: Klayout Metal Minimum Clear Area Density
2022-12-06 00:36:26 - [INFO] - in CUSTOM klayout_gds_drc_check
2022-12-06 00:36:26 - [INFO] - run: klayout -b -r /opt/checks/drc_checks/klayout/gf180mcu_density.lydrc -rd input=gf180_pulse_width_modulator/gds/user_project_wrapper.gds -rd topcell=user_project_wrapper -rd report=gf180_pulse_width_modulator/jobs/mpw_precheck/1499c5cd-7a04-4f45-abf3-309c0f299549/outputs/reports/klayout_met_min_ca_density_check.xml >& gf180_pulse_width_modulator/jobs/mpw_precheck/1499c5cd-7a04-4f45-abf3-309c0f299549/logs/klayout_met_min_ca_density_check.log
2022-12-06 00:36:27 - [INFO] - No DRC Violations found
2022-12-06 00:36:27 - [INFO] - {{Klayout Metal Minimum Clear Area Density CHECK PASSED}} The GDS file, user_project_wrapper.gds, has no DRC violations.
2022-12-06 00:36:27 - [INFO] - {{FINISH}} Executing Finished, the full log 'precheck.log' can be found in 'gf180_pulse_width_modulator/jobs/mpw_precheck/1499c5cd-7a04-4f45-abf3-309c0f299549/logs'
2022-12-06 00:36:27 - [INFO] - {{SUCCESS}} All Checks Passed !!!