blob: a2ac568572c73cf2fabc459793b7fdfb3cc5f468 [file] [log] [blame]
design,design_name,config,flow_status,total_runtime,routed_runtime,(Cell/mm^2)/Core_Util,DIEAREA_mm^2,CellPer_mm^2,OpenDP_Util,Peak_Memory_Usage_MB,cell_count,tritonRoute_violations,Short_violations,MetSpc_violations,OffGrid_violations,MinHole_violations,Other_violations,Magic_violations,antenna_violations,lvs_total_errors,cvc_total_errors,klayout_violations,wire_length,vias,wns,pl_wns,optimized_wns,fastroute_wns,spef_wns,tns,pl_tns,optimized_tns,fastroute_tns,spef_tns,HPWL,routing_layer1_pct,routing_layer2_pct,routing_layer3_pct,routing_layer4_pct,routing_layer5_pct,routing_layer6_pct,wires_count,wire_bits,public_wires_count,public_wire_bits,memories_count,memory_bits,processes_count,cells_pre_abc,AND,DFF,NAND,NOR,OR,XOR,XNOR,MUX,inputs,outputs,level,EndCaps,TapCells,Diodes,Total_Physical_Cells,CoreArea_um^2,power_slowest_internal_uW,power_slowest_switching_uW,power_slowest_leakage_uW,power_typical_internal_uW,power_typical_switching_uW,power_typical_leakage_uW,power_fastest_internal_uW,power_fastest_switching_uW,power_fastest_leakage_uW,critical_path_ns,suggested_clock_period,suggested_clock_frequency,CLOCK_PERIOD,SYNTH_STRATEGY,SYNTH_MAX_FANOUT,FP_CORE_UTIL,FP_ASPECT_RATIO,FP_PDN_VPITCH,FP_PDN_HPITCH,PL_TARGET_DENSITY,GRT_ADJUSTMENT,STD_CELL_LIBRARY,DIODE_INSERTION_STRATEGY
/home/shahid/Desktop/tukka/caravel_user_project/openlane/user_project_wrapper,user_project_wrapper,22_12_05_15_18,flow completed,0h24m49s0ms,0h6m47s0ms,685.4063970269907,35.52636816,342.70319851349535,3.89,5946.3,12175,0,0,0,0,0,0,0,-1,0,-1,-1,1518779,98524,-182.69,-190.11,0.0,0.0,0.0,-337742.84,-349636.12,0.0,0.0,0.0,2341092483.0,0.0,7.8,7.46,0.53,-1,5.35,8615,14150,184,5719,0,0,0,11362,874,10,167,608,1375,847,602,1838,1894,1877,35,1506,55874,0,57380,8724457.9968,-1,-1,-1,-1,-1,-1,-1,-1,-1,-1,50.0,20.0,50,AREA 0,10,50,1,90,90,0.25,0.3,gf180mcu_fd_sc_mcu7t5v0,3