| { |
| "DESIGN_NAME": "tiny_user_project", |
| "DESIGN_IS_CORE": 0, |
| "VERILOG_FILES": [ |
| "dir::../../verilog/rtl/user_module.v", |
| "dir::../../verilog/rtl/pdm.v", |
| "dir::../../verilog/rtl/dice.v", |
| "dir::../../verilog/rtl/dtype_synth.v", |
| "dir::../../verilog/rtl/encoder.v", |
| "dir::../../verilog/rtl/control.v", |
| "dir::../../verilog/rtl/random.v", |
| "dir::../../verilog/rtl/defines.v", |
| "dir::../../verilog/rtl/tiny_user_project.v" |
| ], |
| "CLOCK_PERIOD": 24, |
| "CLOCK_PORT": "", |
| "CLOCK_NET": "", |
| "FP_SIZING": "absolute", |
| "DIE_AREA": "0 0 600 680", |
| "PL_BASIC_PLACEMENT": 1, |
| "PL_TARGET_DENSITY": 0.7, |
| "SYNTH_USE_PG_PINS_DEFINES": "USE_POWER_PINS", |
| "VDD_NETS": [ |
| "vdd" |
| ], |
| "GND_NETS": [ |
| "vss" |
| ], |
| "DIODE_INSERTION_STRATEGY": 4, |
| "RUN_CVC": 1, |
| "RUN_KLAYOUT_XOR": 0, |
| "RUN_KLAYOUT_DRC": 0, |
| "pdk::sky130*": { |
| "DECAP_CELL": [ |
| "sky130_fd_sc_hd__decap_3", |
| "sky130_fd_sc_hd__decap_4", |
| "sky130_fd_sc_hd__decap_6", |
| "sky130_fd_sc_hd__decap_8", |
| "sky130_ef_sc_hd__decap_12" |
| ], |
| "RT_MAX_LAYER": "met4" |
| }, |
| "pdk::gf180mcuC": { |
| "STD_CELL_LIBRARY": "gf180mcu_fd_sc_mcu7t5v0", |
| "RT_MAX_LAYER": "Metal4", |
| "SYNTH_MAX_FANOUT": 4 |
| } |
| } |