blob: 3ced39a90114de1ac978bd9a1f202bd5ecdcf776 [file] [log] [blame]
design,design_name,config,flow_status,total_runtime,routed_runtime,(Cell/mm^2)/Core_Util,DIEAREA_mm^2,CellPer_mm^2,OpenDP_Util,Peak_Memory_Usage_MB,cell_count,tritonRoute_violations,Short_violations,MetSpc_violations,OffGrid_violations,MinHole_violations,Other_violations,Magic_violations,antenna_violations,lvs_total_errors,cvc_total_errors,klayout_violations,wire_length,vias,wns,pl_wns,optimized_wns,fastroute_wns,spef_wns,tns,pl_tns,optimized_tns,fastroute_tns,spef_tns,HPWL,routing_layer1_pct,routing_layer2_pct,routing_layer3_pct,routing_layer4_pct,routing_layer5_pct,routing_layer6_pct,wires_count,wire_bits,public_wires_count,public_wire_bits,memories_count,memory_bits,processes_count,cells_pre_abc,AND,DFF,NAND,NOR,OR,XOR,XNOR,MUX,inputs,outputs,level,EndCaps,TapCells,Diodes,Total_Physical_Cells,CoreArea_um^2,power_slowest_internal_uW,power_slowest_switching_uW,power_slowest_leakage_uW,power_typical_internal_uW,power_typical_switching_uW,power_typical_leakage_uW,power_fastest_internal_uW,power_fastest_switching_uW,power_fastest_leakage_uW,critical_path_ns,suggested_clock_period,suggested_clock_frequency,CLOCK_PERIOD,SYNTH_STRATEGY,SYNTH_MAX_FANOUT,FP_CORE_UTIL,FP_ASPECT_RATIO,FP_PDN_VPITCH,FP_PDN_HPITCH,PL_TARGET_DENSITY,GRT_ADJUSTMENT,STD_CELL_LIBRARY,DIODE_INSERTION_STRATEGY
/home/runner/work/gf0mpw-serv-array/gf0mpw-serv-array/openlane/tiny_user_project,tiny_user_project,22_12_02_11_36,flow completed,0h4m34s0ms,0h1m31s0ms,1751.2254901960785,1.632,875.6127450980392,9.15,612.6,1429,0,0,0,0,0,0,0,-1,0,-1,-1,51656,9548,0.0,0.0,0.0,0.0,0.0,0.0,0.0,0.0,0.0,0.0,75270253.0,0.0,6.36,5.19,0.3,-1,3.97,727,2723,291,2283,0,0,0,692,22,1,15,19,56,17,4,198,249,247,13,330,2421,0,2751,379231.776,-1,-1,-1,-1,-1,-1,-1,-1,-1,-1,24.0,41.666666666666664,24,AREA 0,4,50,1,153.6,153.18,0.55,0.3,gf180mcu_fd_sc_mcu7t5v0,4