Sign in
foss-eda-tools
/
third_party
/
freepdk45
/
954b16e2fcd52994e9d3c8b5af35b5f91d261889
/
.
/
Low_Power
/
Back_End
/
virtuoso
/
LowPowerOpenCellLibrary
/
HEADER_OE_X2
/
functional
/
verilog.v
blob: 86650800077c0aa1d2d6fccd771a1d6de9bf162a [
file
] [
log
] [
blame
]
// Created by ihdl
module
HEADER_OE_X2
(
SLEEP
,
SLEEPOUT
);
input SLEEP
;
output SLEEPOUT
;
buf
(
SLEEPOUT
,
SLEEP
);
specify
(
SLEEP
=>
SLEEPOUT
)
=
(
0.1
,
0.1
);
endspecify
endmodule