| * |
| * ****************************************************************************** |
| * * * |
| * * Copyright (C) 2004-2010, Nangate Inc. * |
| * * All rights reserved. * |
| * * * |
| * * Nangate and the Nangate logo are trademarks of Nangate Inc. * |
| * * * |
| * * All trademarks, logos, software marks, and trade names (collectively the * |
| * * "Marks") in this program are proprietary to Nangate or other respective * |
| * * owners that have granted Nangate the right and license to use such Marks. * |
| * * You are not permitted to use the Marks without the prior written consent * |
| * * of Nangate or such third party that may own the Marks. * |
| * * * |
| * * This file has been provided pursuant to a License Agreement containing * |
| * * restrictions on its use. This file contains valuable trade secrets and * |
| * * proprietary information of Nangate Inc., and is protected by U.S. and * |
| * * international laws and/or treaties. * |
| * * * |
| * * The copyright notice(s) in this file does not indicate actual or intended * |
| * * publication of this file. * |
| * * * |
| * * buildcell, v2010.08-HR32-SP3-2010-08-05 - build 1009061800 * |
| * * * |
| * ****************************************************************************** |
| * |
| * |
| * Running on brazil06.nangate.com.br for user Giancarlo Franciscatto (gfr). |
| * Local time is now Fri, 3 Dec 2010, 19:11:34. |
| * Main process id is 28033. |
| * |
| ******************************************************************************** |
| * * |
| * Cellname: NAND4_X4. * |
| * * |
| * Technology: NCSU FreePDK 45nm. * |
| * Format: Cdl. * |
| * * |
| * Written on brazil06.nangate.com.br for user Giancarlo Franciscatto (gfr) * |
| * at 19:11:34 on Fri, 3 Dec 2010. * |
| * * |
| ******************************************************************************** |
| .SUBCKT NAND4_X4 A1 A2 A3 A4 ZN VDD VSS |
| *.PININFO A1:I A2:I A3:I A4:I ZN:O VDD:P VSS:G |
| *.EQN ZN=!(((A1 * A2) * A3) * A4) |
| M_i_0_187 ZN A1 net_0 VSS NMOS_VTL W=0.415000U L=0.050000U |
| M_i_0_85 ZN A1 net_0 VSS NMOS_VTL W=0.415000U L=0.050000U |
| M_i_0_34 ZN A1 net_0 VSS NMOS_VTL W=0.415000U L=0.050000U |
| M_i_0 ZN A1 net_0 VSS NMOS_VTL W=0.415000U L=0.050000U |
| M_i_1_177 net_0 A2 net_1 VSS NMOS_VTL W=0.415000U L=0.050000U |
| M_i_1_24 net_0 A2 net_1 VSS NMOS_VTL W=0.415000U L=0.050000U |
| M_i_1 net_0 A2 net_1 VSS NMOS_VTL W=0.415000U L=0.050000U |
| M_i_1_75 net_0 A2 net_1 VSS NMOS_VTL W=0.415000U L=0.050000U |
| M_i_2_196 net_1 A3 net_2 VSS NMOS_VTL W=0.415000U L=0.050000U |
| M_i_2_94 net_1 A3 net_2 VSS NMOS_VTL W=0.415000U L=0.050000U |
| M_i_2_43 net_1 A3 net_2 VSS NMOS_VTL W=0.415000U L=0.050000U |
| M_i_2 net_1 A3 net_2 VSS NMOS_VTL W=0.415000U L=0.050000U |
| M_i_3_170 net_2 A4 VSS VSS NMOS_VTL W=0.415000U L=0.050000U |
| M_i_3_68 net_2 A4 VSS VSS NMOS_VTL W=0.415000U L=0.050000U |
| M_i_3_17 net_2 A4 VSS VSS NMOS_VTL W=0.415000U L=0.050000U |
| M_i_3 net_2 A4 VSS VSS NMOS_VTL W=0.415000U L=0.050000U |
| M_i_4_168 VDD A1 ZN VDD PMOS_VTL W=0.630000U L=0.050000U |
| M_i_4_66 VDD A1 ZN VDD PMOS_VTL W=0.630000U L=0.050000U |
| M_i_4_15 VDD A1 ZN VDD PMOS_VTL W=0.630000U L=0.050000U |
| M_i_4 VDD A1 ZN VDD PMOS_VTL W=0.630000U L=0.050000U |
| M_i_5_189 ZN A2 VDD VDD PMOS_VTL W=0.630000U L=0.050000U |
| M_i_5_36 ZN A2 VDD VDD PMOS_VTL W=0.630000U L=0.050000U |
| M_i_5 ZN A2 VDD VDD PMOS_VTL W=0.630000U L=0.050000U |
| M_i_5_87 ZN A2 VDD VDD PMOS_VTL W=0.630000U L=0.050000U |
| M_i_6_202 VDD A3 ZN VDD PMOS_VTL W=0.630000U L=0.050000U |
| M_i_6_100 VDD A3 ZN VDD PMOS_VTL W=0.630000U L=0.050000U |
| M_i_6_49 VDD A3 ZN VDD PMOS_VTL W=0.630000U L=0.050000U |
| M_i_6 VDD A3 ZN VDD PMOS_VTL W=0.630000U L=0.050000U |
| M_i_7_154 ZN A4 VDD VDD PMOS_VTL W=0.630000U L=0.050000U |
| M_i_7_52 ZN A4 VDD VDD PMOS_VTL W=0.630000U L=0.050000U |
| M_i_7_1 ZN A4 VDD VDD PMOS_VTL W=0.630000U L=0.050000U |
| M_i_7 ZN A4 VDD VDD PMOS_VTL W=0.630000U L=0.050000U |
| .ENDS |
| |
| ******************************************************************************** |
| * |
| * END |
| * |
| ******************************************************************************** |