| `celldefine |
| `suppress_faults |
| `enable_portfaults |
| |
| `ifdef TETRAMAX |
| `define functional |
| `endif |
| |
| `ifdef functional |
| `timescale 1ns / 1ps |
| `ifndef dont_change_delay_mode // See CDT 66389 for detail on dont_change_delay_mode |
| `delay_mode_distributed |
| `endif |
| `ifndef dont_change_delay_mode // See CDT 66389 for detail on dont_change_delay_mode |
| `delay_mode_unit |
| `endif |
| `else |
| `timescale 1ns / 1ps |
| `ifndef dont_change_delay_mode // See CDT 66389 for detail on dont_change_delay_mode |
| `delay_mode_path |
| `endif |
| `endif |
| |
| module scs8hs_clkdlyinv3sd3_1 ( Y , A, vpwr, vgnd ); |
| output Y ; |
| input A ; |
| input vpwr, vgnd ; |
| wire Y , A ; |
| |
| // modification by BNB, based on SPR13943. need to have |
| // the reg and specify gone when using a functional model. |
| `ifdef functional |
| `else |
| reg csi_notifier; |
| |
| specify |
| (A -=> Y) = (0:0:0,0:0:0); |
| endspecify |
| `endif |
| |
| not ( UDP_IN_Y , A ) ; |
| U_VPWR_VGND (UDP_OUT_Y, UDP_IN_Y, vpwr, vgnd) ; |
| buf (Y, UDP_OUT_Y) ; |
| |
| endmodule |
| `endcelldefine |
| `disable_portfaults |
| `nosuppress_faults |
| |