blob: 53c04d9055b74f410785c72c612e095f82bf86b3 [file] [log] [blame]
9.4 Mismatch MOSFET Modeling Results
====================================
9.4.1 3.3V NMOS and PMOS mismatch verification plots
.....................................................
Biasing Conditions (positive sign for NMOS, negative for PMOS):
- Vtlin=Vg@ Vds= 0.1V; Vt @ Id= 0.1μA*(W/L)
- Idsat=Id @Vg=3.3V, Vd= 3.3V, where Vbulk = 0V
.. image:: images/5_Mismatch1.png
:width: 600
:align: center
:alt: 3.3V NMOS and PMOS mismatch verification plots
9.4.2 6V NMOS and PMOS mismatch verification plots
...................................................
Biasing Conditions (positive sign for NMOS, negative for PMOS):
- Vtlin@ Vds= 0.1V; Vt @ Id= 0.1μA*(W/L)
- Idsat @Vg=6V, Vd= 6V, where Vbulk = 0V
.. image:: images/5_Mismatch2.png
:width: 600
:align: center
:alt: 6V NMOS and PMOS mismatch verification plots