blob: dec78506ac3eed23daef7d65205f50f4fa81a309 [file] [log] [blame]
,design,design_name,config,flow_status,total_runtime,routed_runtime,(Cell/mm^2)/Core_Util,DIEAREA_mm^2,CellPer_mm^2,OpenDP_Util,Peak_Memory_Usage_MB,cell_count,tritonRoute_violations,Short_violations,MetSpc_violations,OffGrid_violations,MinHole_violations,Other_violations,Magic_violations,antenna_violations,lvs_total_errors,cvc_total_errors,klayout_violations,wire_length,vias,wns,pl_wns,optimized_wns,fastroute_wns,spef_wns,tns,pl_tns,optimized_tns,fastroute_tns,spef_tns,HPWL,routing_layer1_pct,routing_layer2_pct,routing_layer3_pct,routing_layer4_pct,routing_layer5_pct,routing_layer6_pct,wires_count,wire_bits,public_wires_count,public_wire_bits,memories_count,memory_bits,processes_count,cells_pre_abc,AND,DFF,NAND,NOR,OR,XOR,XNOR,MUX,inputs,outputs,level,EndCaps,TapCells,Diodes,Total_Physical_Cells,suggested_clock_frequency,suggested_clock_period,CLOCK_PERIOD,SYNTH_STRATEGY,SYNTH_MAX_FANOUT,FP_CORE_UTIL,FP_ASPECT_RATIO,FP_PDN_VPITCH,FP_PDN_HPITCH,PL_TARGET_DENSITY,GLB_RT_ADJUSTMENT,STD_CELL_LIBRARY,CELL_PAD,DIODE_INSERTION_STRATEGY
0,/home/tutel/caravel_tutorial/caravel_example/openlane/user_proj_example,user_proj_example,user_proj_example,flow_completed,1h53m9s,-1,47618.7134502924,3.42,23809.3567251462,25.74,3808.06,81428,0,-1,-1,-1,-1,0,0,-1,0,0,-1,4388863,793805,-60.19,-60.19,-1,0.0,-1,-180.57,-180.56,-1,0.0,-1,3451907256.0,5.68,32.77,28.07,3.88,0.0,0.0,81973,115399,1124,27852,0,0,0,96673,0,0,0,0,0,0,0,4,9603,7301,44,1306,47815,0,49121,29.41176470588235,34,33,AREA 0,5,50,1,153.6,153.18,0.28,0.0,sky130_fd_sc_hd,4,4