| module user_project_wrapper (user_clock2, |
| vccd1, |
| vccd2, |
| vdda1, |
| vdda2, |
| vssa1, |
| vssa2, |
| vssd1, |
| vssd2, |
| wb_clk_i, |
| wb_rst_i, |
| wbs_ack_o, |
| wbs_cyc_i, |
| wbs_stb_i, |
| wbs_we_i, |
| analog_io, |
| io_in, |
| io_oeb, |
| io_out, |
| la_data_in, |
| la_data_out, |
| la_oenb, |
| user_irq, |
| wbs_adr_i, |
| wbs_dat_i, |
| wbs_dat_o, |
| wbs_sel_i); |
| input user_clock2; |
| input vccd1; |
| input vccd2; |
| input vdda1; |
| input vdda2; |
| input vssa1; |
| input vssa2; |
| input vssd1; |
| input vssd2; |
| input wb_clk_i; |
| input wb_rst_i; |
| output wbs_ack_o; |
| input wbs_cyc_i; |
| input wbs_stb_i; |
| input wbs_we_i; |
| inout [28:0] analog_io; |
| input [37:0] io_in; |
| output [37:0] io_oeb; |
| output [37:0] io_out; |
| input [127:0] la_data_in; |
| output [127:0] la_data_out; |
| input [127:0] la_oenb; |
| output [2:0] user_irq; |
| input [31:0] wbs_adr_i; |
| input [31:0] wbs_dat_i; |
| output [31:0] wbs_dat_o; |
| input [3:0] wbs_sel_i; |
| |
| wire \cfg_clk_ctrl1[0] ; |
| wire \cfg_clk_ctrl1[10] ; |
| wire \cfg_clk_ctrl1[11] ; |
| wire \cfg_clk_ctrl1[12] ; |
| wire \cfg_clk_ctrl1[13] ; |
| wire \cfg_clk_ctrl1[14] ; |
| wire \cfg_clk_ctrl1[15] ; |
| wire \cfg_clk_ctrl1[16] ; |
| wire \cfg_clk_ctrl1[17] ; |
| wire \cfg_clk_ctrl1[18] ; |
| wire \cfg_clk_ctrl1[19] ; |
| wire \cfg_clk_ctrl1[1] ; |
| wire \cfg_clk_ctrl1[20] ; |
| wire \cfg_clk_ctrl1[21] ; |
| wire \cfg_clk_ctrl1[22] ; |
| wire \cfg_clk_ctrl1[23] ; |
| wire \cfg_clk_ctrl1[24] ; |
| wire \cfg_clk_ctrl1[25] ; |
| wire \cfg_clk_ctrl1[26] ; |
| wire \cfg_clk_ctrl1[27] ; |
| wire \cfg_clk_ctrl1[28] ; |
| wire \cfg_clk_ctrl1[29] ; |
| wire \cfg_clk_ctrl1[2] ; |
| wire \cfg_clk_ctrl1[30] ; |
| wire \cfg_clk_ctrl1[31] ; |
| wire \cfg_clk_ctrl1[3] ; |
| wire \cfg_clk_ctrl1[4] ; |
| wire \cfg_clk_ctrl1[5] ; |
| wire \cfg_clk_ctrl1[6] ; |
| wire \cfg_clk_ctrl1[7] ; |
| wire \cfg_clk_ctrl1[8] ; |
| wire \cfg_clk_ctrl1[9] ; |
| wire \cfg_clk_ctrl2[0] ; |
| wire \cfg_clk_ctrl2[10] ; |
| wire \cfg_clk_ctrl2[11] ; |
| wire \cfg_clk_ctrl2[12] ; |
| wire \cfg_clk_ctrl2[13] ; |
| wire \cfg_clk_ctrl2[14] ; |
| wire \cfg_clk_ctrl2[15] ; |
| wire \cfg_clk_ctrl2[16] ; |
| wire \cfg_clk_ctrl2[17] ; |
| wire \cfg_clk_ctrl2[18] ; |
| wire \cfg_clk_ctrl2[19] ; |
| wire \cfg_clk_ctrl2[1] ; |
| wire \cfg_clk_ctrl2[20] ; |
| wire \cfg_clk_ctrl2[21] ; |
| wire \cfg_clk_ctrl2[22] ; |
| wire \cfg_clk_ctrl2[23] ; |
| wire \cfg_clk_ctrl2[24] ; |
| wire \cfg_clk_ctrl2[25] ; |
| wire \cfg_clk_ctrl2[26] ; |
| wire \cfg_clk_ctrl2[27] ; |
| wire \cfg_clk_ctrl2[28] ; |
| wire \cfg_clk_ctrl2[29] ; |
| wire \cfg_clk_ctrl2[2] ; |
| wire \cfg_clk_ctrl2[30] ; |
| wire \cfg_clk_ctrl2[31] ; |
| wire \cfg_clk_ctrl2[3] ; |
| wire \cfg_clk_ctrl2[4] ; |
| wire \cfg_clk_ctrl2[5] ; |
| wire \cfg_clk_ctrl2[6] ; |
| wire \cfg_clk_ctrl2[7] ; |
| wire \cfg_clk_ctrl2[8] ; |
| wire \cfg_clk_ctrl2[9] ; |
| wire \cfg_cska_pinmux_rp[0] ; |
| wire \cfg_cska_pinmux_rp[1] ; |
| wire \cfg_cska_pinmux_rp[2] ; |
| wire \cfg_cska_pinmux_rp[3] ; |
| wire \cfg_cska_qspi_co_rp[0] ; |
| wire \cfg_cska_qspi_co_rp[1] ; |
| wire \cfg_cska_qspi_co_rp[2] ; |
| wire \cfg_cska_qspi_co_rp[3] ; |
| wire \cfg_cska_qspi_rp[0] ; |
| wire \cfg_cska_qspi_rp[1] ; |
| wire \cfg_cska_qspi_rp[2] ; |
| wire \cfg_cska_qspi_rp[3] ; |
| wire \cfg_cska_uart_rp[0] ; |
| wire \cfg_cska_uart_rp[1] ; |
| wire \cfg_cska_uart_rp[2] ; |
| wire \cfg_cska_uart_rp[3] ; |
| wire i2c_rst_n; |
| wire i2cm_clk_i; |
| wire i2cm_clk_o; |
| wire i2cm_clk_oen; |
| wire i2cm_data_i; |
| wire i2cm_data_o; |
| wire i2cm_data_oen; |
| wire i2cm_intr_o; |
| wire \irq_lines[0] ; |
| wire \irq_lines[10] ; |
| wire \irq_lines[11] ; |
| wire \irq_lines[12] ; |
| wire \irq_lines[13] ; |
| wire \irq_lines[14] ; |
| wire \irq_lines[15] ; |
| wire \irq_lines[1] ; |
| wire \irq_lines[2] ; |
| wire \irq_lines[3] ; |
| wire \irq_lines[4] ; |
| wire \irq_lines[5] ; |
| wire \irq_lines[6] ; |
| wire \irq_lines[7] ; |
| wire \irq_lines[8] ; |
| wire \irq_lines[9] ; |
| wire pulse1m_mclk; |
| wire qspim_rst_n; |
| wire \sflash_di[0] ; |
| wire \sflash_di[1] ; |
| wire \sflash_di[2] ; |
| wire \sflash_di[3] ; |
| wire \sflash_do[0] ; |
| wire \sflash_do[1] ; |
| wire \sflash_do[2] ; |
| wire \sflash_do[3] ; |
| wire \sflash_oen[0] ; |
| wire \sflash_oen[1] ; |
| wire \sflash_oen[2] ; |
| wire \sflash_oen[3] ; |
| wire sflash_sck; |
| wire soft_irq; |
| wire \spi_csn[0] ; |
| wire \spi_csn[1] ; |
| wire \spi_csn[2] ; |
| wire \spi_csn[3] ; |
| wire sspim_rst_n; |
| wire sspim_sck; |
| wire sspim_si; |
| wire sspim_so; |
| wire sspim_ssn; |
| wire \u_riscv_top.cfg_cska_riscv[0] ; |
| wire \u_riscv_top.cfg_cska_riscv[1] ; |
| wire \u_riscv_top.cfg_cska_riscv[2] ; |
| wire \u_riscv_top.cfg_cska_riscv[3] ; |
| wire \u_riscv_top.core0_debug[0] ; |
| wire \u_riscv_top.core0_debug[10] ; |
| wire \u_riscv_top.core0_debug[11] ; |
| wire \u_riscv_top.core0_debug[12] ; |
| wire \u_riscv_top.core0_debug[13] ; |
| wire \u_riscv_top.core0_debug[14] ; |
| wire \u_riscv_top.core0_debug[15] ; |
| wire \u_riscv_top.core0_debug[16] ; |
| wire \u_riscv_top.core0_debug[17] ; |
| wire \u_riscv_top.core0_debug[18] ; |
| wire \u_riscv_top.core0_debug[19] ; |
| wire \u_riscv_top.core0_debug[1] ; |
| wire \u_riscv_top.core0_debug[20] ; |
| wire \u_riscv_top.core0_debug[21] ; |
| wire \u_riscv_top.core0_debug[22] ; |
| wire \u_riscv_top.core0_debug[23] ; |
| wire \u_riscv_top.core0_debug[24] ; |
| wire \u_riscv_top.core0_debug[25] ; |
| wire \u_riscv_top.core0_debug[26] ; |
| wire \u_riscv_top.core0_debug[27] ; |
| wire \u_riscv_top.core0_debug[28] ; |
| wire \u_riscv_top.core0_debug[29] ; |
| wire \u_riscv_top.core0_debug[2] ; |
| wire \u_riscv_top.core0_debug[30] ; |
| wire \u_riscv_top.core0_debug[31] ; |
| wire \u_riscv_top.core0_debug[32] ; |
| wire \u_riscv_top.core0_debug[33] ; |
| wire \u_riscv_top.core0_debug[34] ; |
| wire \u_riscv_top.core0_debug[35] ; |
| wire \u_riscv_top.core0_debug[36] ; |
| wire \u_riscv_top.core0_debug[37] ; |
| wire \u_riscv_top.core0_debug[38] ; |
| wire \u_riscv_top.core0_debug[39] ; |
| wire \u_riscv_top.core0_debug[3] ; |
| wire \u_riscv_top.core0_debug[40] ; |
| wire \u_riscv_top.core0_debug[41] ; |
| wire \u_riscv_top.core0_debug[42] ; |
| wire \u_riscv_top.core0_debug[43] ; |
| wire \u_riscv_top.core0_debug[44] ; |
| wire \u_riscv_top.core0_debug[45] ; |
| wire \u_riscv_top.core0_debug[46] ; |
| wire \u_riscv_top.core0_debug[47] ; |
| wire \u_riscv_top.core0_debug[48] ; |
| wire \u_riscv_top.core0_debug[4] ; |
| wire \u_riscv_top.core0_debug[5] ; |
| wire \u_riscv_top.core0_debug[6] ; |
| wire \u_riscv_top.core0_debug[7] ; |
| wire \u_riscv_top.core0_debug[8] ; |
| wire \u_riscv_top.core0_debug[9] ; |
| wire \u_riscv_top.core0_dmem_addr[0] ; |
| wire \u_riscv_top.core0_dmem_addr[10] ; |
| wire \u_riscv_top.core0_dmem_addr[11] ; |
| wire \u_riscv_top.core0_dmem_addr[12] ; |
| wire \u_riscv_top.core0_dmem_addr[13] ; |
| wire \u_riscv_top.core0_dmem_addr[14] ; |
| wire \u_riscv_top.core0_dmem_addr[15] ; |
| wire \u_riscv_top.core0_dmem_addr[16] ; |
| wire \u_riscv_top.core0_dmem_addr[17] ; |
| wire \u_riscv_top.core0_dmem_addr[18] ; |
| wire \u_riscv_top.core0_dmem_addr[19] ; |
| wire \u_riscv_top.core0_dmem_addr[1] ; |
| wire \u_riscv_top.core0_dmem_addr[20] ; |
| wire \u_riscv_top.core0_dmem_addr[21] ; |
| wire \u_riscv_top.core0_dmem_addr[22] ; |
| wire \u_riscv_top.core0_dmem_addr[23] ; |
| wire \u_riscv_top.core0_dmem_addr[24] ; |
| wire \u_riscv_top.core0_dmem_addr[25] ; |
| wire \u_riscv_top.core0_dmem_addr[26] ; |
| wire \u_riscv_top.core0_dmem_addr[27] ; |
| wire \u_riscv_top.core0_dmem_addr[28] ; |
| wire \u_riscv_top.core0_dmem_addr[29] ; |
| wire \u_riscv_top.core0_dmem_addr[2] ; |
| wire \u_riscv_top.core0_dmem_addr[30] ; |
| wire \u_riscv_top.core0_dmem_addr[31] ; |
| wire \u_riscv_top.core0_dmem_addr[3] ; |
| wire \u_riscv_top.core0_dmem_addr[4] ; |
| wire \u_riscv_top.core0_dmem_addr[5] ; |
| wire \u_riscv_top.core0_dmem_addr[6] ; |
| wire \u_riscv_top.core0_dmem_addr[7] ; |
| wire \u_riscv_top.core0_dmem_addr[8] ; |
| wire \u_riscv_top.core0_dmem_addr[9] ; |
| wire \u_riscv_top.core0_dmem_cmd ; |
| wire \u_riscv_top.core0_dmem_rdata[0] ; |
| wire \u_riscv_top.core0_dmem_rdata[10] ; |
| wire \u_riscv_top.core0_dmem_rdata[11] ; |
| wire \u_riscv_top.core0_dmem_rdata[12] ; |
| wire \u_riscv_top.core0_dmem_rdata[13] ; |
| wire \u_riscv_top.core0_dmem_rdata[14] ; |
| wire \u_riscv_top.core0_dmem_rdata[15] ; |
| wire \u_riscv_top.core0_dmem_rdata[16] ; |
| wire \u_riscv_top.core0_dmem_rdata[17] ; |
| wire \u_riscv_top.core0_dmem_rdata[18] ; |
| wire \u_riscv_top.core0_dmem_rdata[19] ; |
| wire \u_riscv_top.core0_dmem_rdata[1] ; |
| wire \u_riscv_top.core0_dmem_rdata[20] ; |
| wire \u_riscv_top.core0_dmem_rdata[21] ; |
| wire \u_riscv_top.core0_dmem_rdata[22] ; |
| wire \u_riscv_top.core0_dmem_rdata[23] ; |
| wire \u_riscv_top.core0_dmem_rdata[24] ; |
| wire \u_riscv_top.core0_dmem_rdata[25] ; |
| wire \u_riscv_top.core0_dmem_rdata[26] ; |
| wire \u_riscv_top.core0_dmem_rdata[27] ; |
| wire \u_riscv_top.core0_dmem_rdata[28] ; |
| wire \u_riscv_top.core0_dmem_rdata[29] ; |
| wire \u_riscv_top.core0_dmem_rdata[2] ; |
| wire \u_riscv_top.core0_dmem_rdata[30] ; |
| wire \u_riscv_top.core0_dmem_rdata[31] ; |
| wire \u_riscv_top.core0_dmem_rdata[3] ; |
| wire \u_riscv_top.core0_dmem_rdata[4] ; |
| wire \u_riscv_top.core0_dmem_rdata[5] ; |
| wire \u_riscv_top.core0_dmem_rdata[6] ; |
| wire \u_riscv_top.core0_dmem_rdata[7] ; |
| wire \u_riscv_top.core0_dmem_rdata[8] ; |
| wire \u_riscv_top.core0_dmem_rdata[9] ; |
| wire \u_riscv_top.core0_dmem_req ; |
| wire \u_riscv_top.core0_dmem_req_ack ; |
| wire \u_riscv_top.core0_dmem_resp[0] ; |
| wire \u_riscv_top.core0_dmem_resp[1] ; |
| wire \u_riscv_top.core0_dmem_wdata[0] ; |
| wire \u_riscv_top.core0_dmem_wdata[10] ; |
| wire \u_riscv_top.core0_dmem_wdata[11] ; |
| wire \u_riscv_top.core0_dmem_wdata[12] ; |
| wire \u_riscv_top.core0_dmem_wdata[13] ; |
| wire \u_riscv_top.core0_dmem_wdata[14] ; |
| wire \u_riscv_top.core0_dmem_wdata[15] ; |
| wire \u_riscv_top.core0_dmem_wdata[16] ; |
| wire \u_riscv_top.core0_dmem_wdata[17] ; |
| wire \u_riscv_top.core0_dmem_wdata[18] ; |
| wire \u_riscv_top.core0_dmem_wdata[19] ; |
| wire \u_riscv_top.core0_dmem_wdata[1] ; |
| wire \u_riscv_top.core0_dmem_wdata[20] ; |
| wire \u_riscv_top.core0_dmem_wdata[21] ; |
| wire \u_riscv_top.core0_dmem_wdata[22] ; |
| wire \u_riscv_top.core0_dmem_wdata[23] ; |
| wire \u_riscv_top.core0_dmem_wdata[24] ; |
| wire \u_riscv_top.core0_dmem_wdata[25] ; |
| wire \u_riscv_top.core0_dmem_wdata[26] ; |
| wire \u_riscv_top.core0_dmem_wdata[27] ; |
| wire \u_riscv_top.core0_dmem_wdata[28] ; |
| wire \u_riscv_top.core0_dmem_wdata[29] ; |
| wire \u_riscv_top.core0_dmem_wdata[2] ; |
| wire \u_riscv_top.core0_dmem_wdata[30] ; |
| wire \u_riscv_top.core0_dmem_wdata[31] ; |
| wire \u_riscv_top.core0_dmem_wdata[3] ; |
| wire \u_riscv_top.core0_dmem_wdata[4] ; |
| wire \u_riscv_top.core0_dmem_wdata[5] ; |
| wire \u_riscv_top.core0_dmem_wdata[6] ; |
| wire \u_riscv_top.core0_dmem_wdata[7] ; |
| wire \u_riscv_top.core0_dmem_wdata[8] ; |
| wire \u_riscv_top.core0_dmem_wdata[9] ; |
| wire \u_riscv_top.core0_dmem_width[0] ; |
| wire \u_riscv_top.core0_dmem_width[1] ; |
| wire \u_riscv_top.core0_imem_addr[0] ; |
| wire \u_riscv_top.core0_imem_addr[10] ; |
| wire \u_riscv_top.core0_imem_addr[11] ; |
| wire \u_riscv_top.core0_imem_addr[12] ; |
| wire \u_riscv_top.core0_imem_addr[13] ; |
| wire \u_riscv_top.core0_imem_addr[14] ; |
| wire \u_riscv_top.core0_imem_addr[15] ; |
| wire \u_riscv_top.core0_imem_addr[16] ; |
| wire \u_riscv_top.core0_imem_addr[17] ; |
| wire \u_riscv_top.core0_imem_addr[18] ; |
| wire \u_riscv_top.core0_imem_addr[19] ; |
| wire \u_riscv_top.core0_imem_addr[1] ; |
| wire \u_riscv_top.core0_imem_addr[20] ; |
| wire \u_riscv_top.core0_imem_addr[21] ; |
| wire \u_riscv_top.core0_imem_addr[22] ; |
| wire \u_riscv_top.core0_imem_addr[23] ; |
| wire \u_riscv_top.core0_imem_addr[24] ; |
| wire \u_riscv_top.core0_imem_addr[25] ; |
| wire \u_riscv_top.core0_imem_addr[26] ; |
| wire \u_riscv_top.core0_imem_addr[27] ; |
| wire \u_riscv_top.core0_imem_addr[28] ; |
| wire \u_riscv_top.core0_imem_addr[29] ; |
| wire \u_riscv_top.core0_imem_addr[2] ; |
| wire \u_riscv_top.core0_imem_addr[30] ; |
| wire \u_riscv_top.core0_imem_addr[31] ; |
| wire \u_riscv_top.core0_imem_addr[3] ; |
| wire \u_riscv_top.core0_imem_addr[4] ; |
| wire \u_riscv_top.core0_imem_addr[5] ; |
| wire \u_riscv_top.core0_imem_addr[6] ; |
| wire \u_riscv_top.core0_imem_addr[7] ; |
| wire \u_riscv_top.core0_imem_addr[8] ; |
| wire \u_riscv_top.core0_imem_addr[9] ; |
| wire \u_riscv_top.core0_imem_bl[0] ; |
| wire \u_riscv_top.core0_imem_bl[1] ; |
| wire \u_riscv_top.core0_imem_bl[2] ; |
| wire \u_riscv_top.core0_imem_cmd ; |
| wire \u_riscv_top.core0_imem_rdata[0] ; |
| wire \u_riscv_top.core0_imem_rdata[10] ; |
| wire \u_riscv_top.core0_imem_rdata[11] ; |
| wire \u_riscv_top.core0_imem_rdata[12] ; |
| wire \u_riscv_top.core0_imem_rdata[13] ; |
| wire \u_riscv_top.core0_imem_rdata[14] ; |
| wire \u_riscv_top.core0_imem_rdata[15] ; |
| wire \u_riscv_top.core0_imem_rdata[16] ; |
| wire \u_riscv_top.core0_imem_rdata[17] ; |
| wire \u_riscv_top.core0_imem_rdata[18] ; |
| wire \u_riscv_top.core0_imem_rdata[19] ; |
| wire \u_riscv_top.core0_imem_rdata[1] ; |
| wire \u_riscv_top.core0_imem_rdata[20] ; |
| wire \u_riscv_top.core0_imem_rdata[21] ; |
| wire \u_riscv_top.core0_imem_rdata[22] ; |
| wire \u_riscv_top.core0_imem_rdata[23] ; |
| wire \u_riscv_top.core0_imem_rdata[24] ; |
| wire \u_riscv_top.core0_imem_rdata[25] ; |
| wire \u_riscv_top.core0_imem_rdata[26] ; |
| wire \u_riscv_top.core0_imem_rdata[27] ; |
| wire \u_riscv_top.core0_imem_rdata[28] ; |
| wire \u_riscv_top.core0_imem_rdata[29] ; |
| wire \u_riscv_top.core0_imem_rdata[2] ; |
| wire \u_riscv_top.core0_imem_rdata[30] ; |
| wire \u_riscv_top.core0_imem_rdata[31] ; |
| wire \u_riscv_top.core0_imem_rdata[3] ; |
| wire \u_riscv_top.core0_imem_rdata[4] ; |
| wire \u_riscv_top.core0_imem_rdata[5] ; |
| wire \u_riscv_top.core0_imem_rdata[6] ; |
| wire \u_riscv_top.core0_imem_rdata[7] ; |
| wire \u_riscv_top.core0_imem_rdata[8] ; |
| wire \u_riscv_top.core0_imem_rdata[9] ; |
| wire \u_riscv_top.core0_imem_req ; |
| wire \u_riscv_top.core0_imem_req_ack ; |
| wire \u_riscv_top.core0_imem_resp[0] ; |
| wire \u_riscv_top.core0_imem_resp[1] ; |
| wire \u_riscv_top.core0_uid[0] ; |
| wire \u_riscv_top.core0_uid[1] ; |
| wire \u_riscv_top.core1_debug[0] ; |
| wire \u_riscv_top.core1_debug[10] ; |
| wire \u_riscv_top.core1_debug[11] ; |
| wire \u_riscv_top.core1_debug[12] ; |
| wire \u_riscv_top.core1_debug[13] ; |
| wire \u_riscv_top.core1_debug[14] ; |
| wire \u_riscv_top.core1_debug[15] ; |
| wire \u_riscv_top.core1_debug[16] ; |
| wire \u_riscv_top.core1_debug[17] ; |
| wire \u_riscv_top.core1_debug[18] ; |
| wire \u_riscv_top.core1_debug[19] ; |
| wire \u_riscv_top.core1_debug[1] ; |
| wire \u_riscv_top.core1_debug[20] ; |
| wire \u_riscv_top.core1_debug[21] ; |
| wire \u_riscv_top.core1_debug[22] ; |
| wire \u_riscv_top.core1_debug[23] ; |
| wire \u_riscv_top.core1_debug[24] ; |
| wire \u_riscv_top.core1_debug[25] ; |
| wire \u_riscv_top.core1_debug[26] ; |
| wire \u_riscv_top.core1_debug[27] ; |
| wire \u_riscv_top.core1_debug[28] ; |
| wire \u_riscv_top.core1_debug[29] ; |
| wire \u_riscv_top.core1_debug[2] ; |
| wire \u_riscv_top.core1_debug[30] ; |
| wire \u_riscv_top.core1_debug[31] ; |
| wire \u_riscv_top.core1_debug[32] ; |
| wire \u_riscv_top.core1_debug[33] ; |
| wire \u_riscv_top.core1_debug[34] ; |
| wire \u_riscv_top.core1_debug[35] ; |
| wire \u_riscv_top.core1_debug[36] ; |
| wire \u_riscv_top.core1_debug[37] ; |
| wire \u_riscv_top.core1_debug[38] ; |
| wire \u_riscv_top.core1_debug[39] ; |
| wire \u_riscv_top.core1_debug[3] ; |
| wire \u_riscv_top.core1_debug[40] ; |
| wire \u_riscv_top.core1_debug[41] ; |
| wire \u_riscv_top.core1_debug[42] ; |
| wire \u_riscv_top.core1_debug[43] ; |
| wire \u_riscv_top.core1_debug[44] ; |
| wire \u_riscv_top.core1_debug[45] ; |
| wire \u_riscv_top.core1_debug[46] ; |
| wire \u_riscv_top.core1_debug[47] ; |
| wire \u_riscv_top.core1_debug[48] ; |
| wire \u_riscv_top.core1_debug[4] ; |
| wire \u_riscv_top.core1_debug[5] ; |
| wire \u_riscv_top.core1_debug[6] ; |
| wire \u_riscv_top.core1_debug[7] ; |
| wire \u_riscv_top.core1_debug[8] ; |
| wire \u_riscv_top.core1_debug[9] ; |
| wire \u_riscv_top.core1_dmem_addr[0] ; |
| wire \u_riscv_top.core1_dmem_addr[10] ; |
| wire \u_riscv_top.core1_dmem_addr[11] ; |
| wire \u_riscv_top.core1_dmem_addr[12] ; |
| wire \u_riscv_top.core1_dmem_addr[13] ; |
| wire \u_riscv_top.core1_dmem_addr[14] ; |
| wire \u_riscv_top.core1_dmem_addr[15] ; |
| wire \u_riscv_top.core1_dmem_addr[16] ; |
| wire \u_riscv_top.core1_dmem_addr[17] ; |
| wire \u_riscv_top.core1_dmem_addr[18] ; |
| wire \u_riscv_top.core1_dmem_addr[19] ; |
| wire \u_riscv_top.core1_dmem_addr[1] ; |
| wire \u_riscv_top.core1_dmem_addr[20] ; |
| wire \u_riscv_top.core1_dmem_addr[21] ; |
| wire \u_riscv_top.core1_dmem_addr[22] ; |
| wire \u_riscv_top.core1_dmem_addr[23] ; |
| wire \u_riscv_top.core1_dmem_addr[24] ; |
| wire \u_riscv_top.core1_dmem_addr[25] ; |
| wire \u_riscv_top.core1_dmem_addr[26] ; |
| wire \u_riscv_top.core1_dmem_addr[27] ; |
| wire \u_riscv_top.core1_dmem_addr[28] ; |
| wire \u_riscv_top.core1_dmem_addr[29] ; |
| wire \u_riscv_top.core1_dmem_addr[2] ; |
| wire \u_riscv_top.core1_dmem_addr[30] ; |
| wire \u_riscv_top.core1_dmem_addr[31] ; |
| wire \u_riscv_top.core1_dmem_addr[3] ; |
| wire \u_riscv_top.core1_dmem_addr[4] ; |
| wire \u_riscv_top.core1_dmem_addr[5] ; |
| wire \u_riscv_top.core1_dmem_addr[6] ; |
| wire \u_riscv_top.core1_dmem_addr[7] ; |
| wire \u_riscv_top.core1_dmem_addr[8] ; |
| wire \u_riscv_top.core1_dmem_addr[9] ; |
| wire \u_riscv_top.core1_dmem_cmd ; |
| wire \u_riscv_top.core1_dmem_rdata[0] ; |
| wire \u_riscv_top.core1_dmem_rdata[10] ; |
| wire \u_riscv_top.core1_dmem_rdata[11] ; |
| wire \u_riscv_top.core1_dmem_rdata[12] ; |
| wire \u_riscv_top.core1_dmem_rdata[13] ; |
| wire \u_riscv_top.core1_dmem_rdata[14] ; |
| wire \u_riscv_top.core1_dmem_rdata[15] ; |
| wire \u_riscv_top.core1_dmem_rdata[16] ; |
| wire \u_riscv_top.core1_dmem_rdata[17] ; |
| wire \u_riscv_top.core1_dmem_rdata[18] ; |
| wire \u_riscv_top.core1_dmem_rdata[19] ; |
| wire \u_riscv_top.core1_dmem_rdata[1] ; |
| wire \u_riscv_top.core1_dmem_rdata[20] ; |
| wire \u_riscv_top.core1_dmem_rdata[21] ; |
| wire \u_riscv_top.core1_dmem_rdata[22] ; |
| wire \u_riscv_top.core1_dmem_rdata[23] ; |
| wire \u_riscv_top.core1_dmem_rdata[24] ; |
| wire \u_riscv_top.core1_dmem_rdata[25] ; |
| wire \u_riscv_top.core1_dmem_rdata[26] ; |
| wire \u_riscv_top.core1_dmem_rdata[27] ; |
| wire \u_riscv_top.core1_dmem_rdata[28] ; |
| wire \u_riscv_top.core1_dmem_rdata[29] ; |
| wire \u_riscv_top.core1_dmem_rdata[2] ; |
| wire \u_riscv_top.core1_dmem_rdata[30] ; |
| wire \u_riscv_top.core1_dmem_rdata[31] ; |
| wire \u_riscv_top.core1_dmem_rdata[3] ; |
| wire \u_riscv_top.core1_dmem_rdata[4] ; |
| wire \u_riscv_top.core1_dmem_rdata[5] ; |
| wire \u_riscv_top.core1_dmem_rdata[6] ; |
| wire \u_riscv_top.core1_dmem_rdata[7] ; |
| wire \u_riscv_top.core1_dmem_rdata[8] ; |
| wire \u_riscv_top.core1_dmem_rdata[9] ; |
| wire \u_riscv_top.core1_dmem_req ; |
| wire \u_riscv_top.core1_dmem_req_ack ; |
| wire \u_riscv_top.core1_dmem_resp[0] ; |
| wire \u_riscv_top.core1_dmem_resp[1] ; |
| wire \u_riscv_top.core1_dmem_wdata[0] ; |
| wire \u_riscv_top.core1_dmem_wdata[10] ; |
| wire \u_riscv_top.core1_dmem_wdata[11] ; |
| wire \u_riscv_top.core1_dmem_wdata[12] ; |
| wire \u_riscv_top.core1_dmem_wdata[13] ; |
| wire \u_riscv_top.core1_dmem_wdata[14] ; |
| wire \u_riscv_top.core1_dmem_wdata[15] ; |
| wire \u_riscv_top.core1_dmem_wdata[16] ; |
| wire \u_riscv_top.core1_dmem_wdata[17] ; |
| wire \u_riscv_top.core1_dmem_wdata[18] ; |
| wire \u_riscv_top.core1_dmem_wdata[19] ; |
| wire \u_riscv_top.core1_dmem_wdata[1] ; |
| wire \u_riscv_top.core1_dmem_wdata[20] ; |
| wire \u_riscv_top.core1_dmem_wdata[21] ; |
| wire \u_riscv_top.core1_dmem_wdata[22] ; |
| wire \u_riscv_top.core1_dmem_wdata[23] ; |
| wire \u_riscv_top.core1_dmem_wdata[24] ; |
| wire \u_riscv_top.core1_dmem_wdata[25] ; |
| wire \u_riscv_top.core1_dmem_wdata[26] ; |
| wire \u_riscv_top.core1_dmem_wdata[27] ; |
| wire \u_riscv_top.core1_dmem_wdata[28] ; |
| wire \u_riscv_top.core1_dmem_wdata[29] ; |
| wire \u_riscv_top.core1_dmem_wdata[2] ; |
| wire \u_riscv_top.core1_dmem_wdata[30] ; |
| wire \u_riscv_top.core1_dmem_wdata[31] ; |
| wire \u_riscv_top.core1_dmem_wdata[3] ; |
| wire \u_riscv_top.core1_dmem_wdata[4] ; |
| wire \u_riscv_top.core1_dmem_wdata[5] ; |
| wire \u_riscv_top.core1_dmem_wdata[6] ; |
| wire \u_riscv_top.core1_dmem_wdata[7] ; |
| wire \u_riscv_top.core1_dmem_wdata[8] ; |
| wire \u_riscv_top.core1_dmem_wdata[9] ; |
| wire \u_riscv_top.core1_dmem_width[0] ; |
| wire \u_riscv_top.core1_dmem_width[1] ; |
| wire \u_riscv_top.core1_imem_addr[0] ; |
| wire \u_riscv_top.core1_imem_addr[10] ; |
| wire \u_riscv_top.core1_imem_addr[11] ; |
| wire \u_riscv_top.core1_imem_addr[12] ; |
| wire \u_riscv_top.core1_imem_addr[13] ; |
| wire \u_riscv_top.core1_imem_addr[14] ; |
| wire \u_riscv_top.core1_imem_addr[15] ; |
| wire \u_riscv_top.core1_imem_addr[16] ; |
| wire \u_riscv_top.core1_imem_addr[17] ; |
| wire \u_riscv_top.core1_imem_addr[18] ; |
| wire \u_riscv_top.core1_imem_addr[19] ; |
| wire \u_riscv_top.core1_imem_addr[1] ; |
| wire \u_riscv_top.core1_imem_addr[20] ; |
| wire \u_riscv_top.core1_imem_addr[21] ; |
| wire \u_riscv_top.core1_imem_addr[22] ; |
| wire \u_riscv_top.core1_imem_addr[23] ; |
| wire \u_riscv_top.core1_imem_addr[24] ; |
| wire \u_riscv_top.core1_imem_addr[25] ; |
| wire \u_riscv_top.core1_imem_addr[26] ; |
| wire \u_riscv_top.core1_imem_addr[27] ; |
| wire \u_riscv_top.core1_imem_addr[28] ; |
| wire \u_riscv_top.core1_imem_addr[29] ; |
| wire \u_riscv_top.core1_imem_addr[2] ; |
| wire \u_riscv_top.core1_imem_addr[30] ; |
| wire \u_riscv_top.core1_imem_addr[31] ; |
| wire \u_riscv_top.core1_imem_addr[3] ; |
| wire \u_riscv_top.core1_imem_addr[4] ; |
| wire \u_riscv_top.core1_imem_addr[5] ; |
| wire \u_riscv_top.core1_imem_addr[6] ; |
| wire \u_riscv_top.core1_imem_addr[7] ; |
| wire \u_riscv_top.core1_imem_addr[8] ; |
| wire \u_riscv_top.core1_imem_addr[9] ; |
| wire \u_riscv_top.core1_imem_bl[0] ; |
| wire \u_riscv_top.core1_imem_bl[1] ; |
| wire \u_riscv_top.core1_imem_bl[2] ; |
| wire \u_riscv_top.core1_imem_cmd ; |
| wire \u_riscv_top.core1_imem_rdata[0] ; |
| wire \u_riscv_top.core1_imem_rdata[10] ; |
| wire \u_riscv_top.core1_imem_rdata[11] ; |
| wire \u_riscv_top.core1_imem_rdata[12] ; |
| wire \u_riscv_top.core1_imem_rdata[13] ; |
| wire \u_riscv_top.core1_imem_rdata[14] ; |
| wire \u_riscv_top.core1_imem_rdata[15] ; |
| wire \u_riscv_top.core1_imem_rdata[16] ; |
| wire \u_riscv_top.core1_imem_rdata[17] ; |
| wire \u_riscv_top.core1_imem_rdata[18] ; |
| wire \u_riscv_top.core1_imem_rdata[19] ; |
| wire \u_riscv_top.core1_imem_rdata[1] ; |
| wire \u_riscv_top.core1_imem_rdata[20] ; |
| wire \u_riscv_top.core1_imem_rdata[21] ; |
| wire \u_riscv_top.core1_imem_rdata[22] ; |
| wire \u_riscv_top.core1_imem_rdata[23] ; |
| wire \u_riscv_top.core1_imem_rdata[24] ; |
| wire \u_riscv_top.core1_imem_rdata[25] ; |
| wire \u_riscv_top.core1_imem_rdata[26] ; |
| wire \u_riscv_top.core1_imem_rdata[27] ; |
| wire \u_riscv_top.core1_imem_rdata[28] ; |
| wire \u_riscv_top.core1_imem_rdata[29] ; |
| wire \u_riscv_top.core1_imem_rdata[2] ; |
| wire \u_riscv_top.core1_imem_rdata[30] ; |
| wire \u_riscv_top.core1_imem_rdata[31] ; |
| wire \u_riscv_top.core1_imem_rdata[3] ; |
| wire \u_riscv_top.core1_imem_rdata[4] ; |
| wire \u_riscv_top.core1_imem_rdata[5] ; |
| wire \u_riscv_top.core1_imem_rdata[6] ; |
| wire \u_riscv_top.core1_imem_rdata[7] ; |
| wire \u_riscv_top.core1_imem_rdata[8] ; |
| wire \u_riscv_top.core1_imem_rdata[9] ; |
| wire \u_riscv_top.core1_imem_req ; |
| wire \u_riscv_top.core1_imem_req_ack ; |
| wire \u_riscv_top.core1_imem_resp[0] ; |
| wire \u_riscv_top.core1_imem_resp[1] ; |
| wire \u_riscv_top.core1_uid[0] ; |
| wire \u_riscv_top.core1_uid[1] ; |
| wire \u_riscv_top.core2_uid[0] ; |
| wire \u_riscv_top.core2_uid[1] ; |
| wire \u_riscv_top.core3_uid[0] ; |
| wire \u_riscv_top.core3_uid[1] ; |
| wire \u_riscv_top.core_clk ; |
| wire \u_riscv_top.core_debug_sel[0] ; |
| wire \u_riscv_top.core_debug_sel[1] ; |
| wire \u_riscv_top.cpu_core_rst_n[0] ; |
| wire \u_riscv_top.cpu_core_rst_n[1] ; |
| wire \u_riscv_top.cpu_core_rst_n_sync[0] ; |
| wire \u_riscv_top.cpu_core_rst_n_sync[1] ; |
| wire \u_riscv_top.cpu_intf_rst_n ; |
| wire \u_riscv_top.dcache_mem_addr0[0] ; |
| wire \u_riscv_top.dcache_mem_addr0[1] ; |
| wire \u_riscv_top.dcache_mem_addr0[2] ; |
| wire \u_riscv_top.dcache_mem_addr0[3] ; |
| wire \u_riscv_top.dcache_mem_addr0[4] ; |
| wire \u_riscv_top.dcache_mem_addr0[5] ; |
| wire \u_riscv_top.dcache_mem_addr0[6] ; |
| wire \u_riscv_top.dcache_mem_addr0[7] ; |
| wire \u_riscv_top.dcache_mem_addr0[8] ; |
| wire \u_riscv_top.dcache_mem_addr1[0] ; |
| wire \u_riscv_top.dcache_mem_addr1[1] ; |
| wire \u_riscv_top.dcache_mem_addr1[2] ; |
| wire \u_riscv_top.dcache_mem_addr1[3] ; |
| wire \u_riscv_top.dcache_mem_addr1[4] ; |
| wire \u_riscv_top.dcache_mem_addr1[5] ; |
| wire \u_riscv_top.dcache_mem_addr1[6] ; |
| wire \u_riscv_top.dcache_mem_addr1[7] ; |
| wire \u_riscv_top.dcache_mem_addr1[8] ; |
| wire \u_riscv_top.dcache_mem_clk0 ; |
| wire \u_riscv_top.dcache_mem_clk1 ; |
| wire \u_riscv_top.dcache_mem_csb0 ; |
| wire \u_riscv_top.dcache_mem_csb1 ; |
| wire \u_riscv_top.dcache_mem_din0[0] ; |
| wire \u_riscv_top.dcache_mem_din0[10] ; |
| wire \u_riscv_top.dcache_mem_din0[11] ; |
| wire \u_riscv_top.dcache_mem_din0[12] ; |
| wire \u_riscv_top.dcache_mem_din0[13] ; |
| wire \u_riscv_top.dcache_mem_din0[14] ; |
| wire \u_riscv_top.dcache_mem_din0[15] ; |
| wire \u_riscv_top.dcache_mem_din0[16] ; |
| wire \u_riscv_top.dcache_mem_din0[17] ; |
| wire \u_riscv_top.dcache_mem_din0[18] ; |
| wire \u_riscv_top.dcache_mem_din0[19] ; |
| wire \u_riscv_top.dcache_mem_din0[1] ; |
| wire \u_riscv_top.dcache_mem_din0[20] ; |
| wire \u_riscv_top.dcache_mem_din0[21] ; |
| wire \u_riscv_top.dcache_mem_din0[22] ; |
| wire \u_riscv_top.dcache_mem_din0[23] ; |
| wire \u_riscv_top.dcache_mem_din0[24] ; |
| wire \u_riscv_top.dcache_mem_din0[25] ; |
| wire \u_riscv_top.dcache_mem_din0[26] ; |
| wire \u_riscv_top.dcache_mem_din0[27] ; |
| wire \u_riscv_top.dcache_mem_din0[28] ; |
| wire \u_riscv_top.dcache_mem_din0[29] ; |
| wire \u_riscv_top.dcache_mem_din0[2] ; |
| wire \u_riscv_top.dcache_mem_din0[30] ; |
| wire \u_riscv_top.dcache_mem_din0[31] ; |
| wire \u_riscv_top.dcache_mem_din0[3] ; |
| wire \u_riscv_top.dcache_mem_din0[4] ; |
| wire \u_riscv_top.dcache_mem_din0[5] ; |
| wire \u_riscv_top.dcache_mem_din0[6] ; |
| wire \u_riscv_top.dcache_mem_din0[7] ; |
| wire \u_riscv_top.dcache_mem_din0[8] ; |
| wire \u_riscv_top.dcache_mem_din0[9] ; |
| wire \u_riscv_top.dcache_mem_dout0[0] ; |
| wire \u_riscv_top.dcache_mem_dout0[10] ; |
| wire \u_riscv_top.dcache_mem_dout0[11] ; |
| wire \u_riscv_top.dcache_mem_dout0[12] ; |
| wire \u_riscv_top.dcache_mem_dout0[13] ; |
| wire \u_riscv_top.dcache_mem_dout0[14] ; |
| wire \u_riscv_top.dcache_mem_dout0[15] ; |
| wire \u_riscv_top.dcache_mem_dout0[16] ; |
| wire \u_riscv_top.dcache_mem_dout0[17] ; |
| wire \u_riscv_top.dcache_mem_dout0[18] ; |
| wire \u_riscv_top.dcache_mem_dout0[19] ; |
| wire \u_riscv_top.dcache_mem_dout0[1] ; |
| wire \u_riscv_top.dcache_mem_dout0[20] ; |
| wire \u_riscv_top.dcache_mem_dout0[21] ; |
| wire \u_riscv_top.dcache_mem_dout0[22] ; |
| wire \u_riscv_top.dcache_mem_dout0[23] ; |
| wire \u_riscv_top.dcache_mem_dout0[24] ; |
| wire \u_riscv_top.dcache_mem_dout0[25] ; |
| wire \u_riscv_top.dcache_mem_dout0[26] ; |
| wire \u_riscv_top.dcache_mem_dout0[27] ; |
| wire \u_riscv_top.dcache_mem_dout0[28] ; |
| wire \u_riscv_top.dcache_mem_dout0[29] ; |
| wire \u_riscv_top.dcache_mem_dout0[2] ; |
| wire \u_riscv_top.dcache_mem_dout0[30] ; |
| wire \u_riscv_top.dcache_mem_dout0[31] ; |
| wire \u_riscv_top.dcache_mem_dout0[3] ; |
| wire \u_riscv_top.dcache_mem_dout0[4] ; |
| wire \u_riscv_top.dcache_mem_dout0[5] ; |
| wire \u_riscv_top.dcache_mem_dout0[6] ; |
| wire \u_riscv_top.dcache_mem_dout0[7] ; |
| wire \u_riscv_top.dcache_mem_dout0[8] ; |
| wire \u_riscv_top.dcache_mem_dout0[9] ; |
| wire \u_riscv_top.dcache_mem_dout1[0] ; |
| wire \u_riscv_top.dcache_mem_dout1[10] ; |
| wire \u_riscv_top.dcache_mem_dout1[11] ; |
| wire \u_riscv_top.dcache_mem_dout1[12] ; |
| wire \u_riscv_top.dcache_mem_dout1[13] ; |
| wire \u_riscv_top.dcache_mem_dout1[14] ; |
| wire \u_riscv_top.dcache_mem_dout1[15] ; |
| wire \u_riscv_top.dcache_mem_dout1[16] ; |
| wire \u_riscv_top.dcache_mem_dout1[17] ; |
| wire \u_riscv_top.dcache_mem_dout1[18] ; |
| wire \u_riscv_top.dcache_mem_dout1[19] ; |
| wire \u_riscv_top.dcache_mem_dout1[1] ; |
| wire \u_riscv_top.dcache_mem_dout1[20] ; |
| wire \u_riscv_top.dcache_mem_dout1[21] ; |
| wire \u_riscv_top.dcache_mem_dout1[22] ; |
| wire \u_riscv_top.dcache_mem_dout1[23] ; |
| wire \u_riscv_top.dcache_mem_dout1[24] ; |
| wire \u_riscv_top.dcache_mem_dout1[25] ; |
| wire \u_riscv_top.dcache_mem_dout1[26] ; |
| wire \u_riscv_top.dcache_mem_dout1[27] ; |
| wire \u_riscv_top.dcache_mem_dout1[28] ; |
| wire \u_riscv_top.dcache_mem_dout1[29] ; |
| wire \u_riscv_top.dcache_mem_dout1[2] ; |
| wire \u_riscv_top.dcache_mem_dout1[30] ; |
| wire \u_riscv_top.dcache_mem_dout1[31] ; |
| wire \u_riscv_top.dcache_mem_dout1[3] ; |
| wire \u_riscv_top.dcache_mem_dout1[4] ; |
| wire \u_riscv_top.dcache_mem_dout1[5] ; |
| wire \u_riscv_top.dcache_mem_dout1[6] ; |
| wire \u_riscv_top.dcache_mem_dout1[7] ; |
| wire \u_riscv_top.dcache_mem_dout1[8] ; |
| wire \u_riscv_top.dcache_mem_dout1[9] ; |
| wire \u_riscv_top.dcache_mem_web0 ; |
| wire \u_riscv_top.dcache_mem_wmask0[0] ; |
| wire \u_riscv_top.dcache_mem_wmask0[1] ; |
| wire \u_riscv_top.dcache_mem_wmask0[2] ; |
| wire \u_riscv_top.dcache_mem_wmask0[3] ; |
| wire \u_riscv_top.icache_mem_addr0[0] ; |
| wire \u_riscv_top.icache_mem_addr0[1] ; |
| wire \u_riscv_top.icache_mem_addr0[2] ; |
| wire \u_riscv_top.icache_mem_addr0[3] ; |
| wire \u_riscv_top.icache_mem_addr0[4] ; |
| wire \u_riscv_top.icache_mem_addr0[5] ; |
| wire \u_riscv_top.icache_mem_addr0[6] ; |
| wire \u_riscv_top.icache_mem_addr0[7] ; |
| wire \u_riscv_top.icache_mem_addr0[8] ; |
| wire \u_riscv_top.icache_mem_addr1[0] ; |
| wire \u_riscv_top.icache_mem_addr1[1] ; |
| wire \u_riscv_top.icache_mem_addr1[2] ; |
| wire \u_riscv_top.icache_mem_addr1[3] ; |
| wire \u_riscv_top.icache_mem_addr1[4] ; |
| wire \u_riscv_top.icache_mem_addr1[5] ; |
| wire \u_riscv_top.icache_mem_addr1[6] ; |
| wire \u_riscv_top.icache_mem_addr1[7] ; |
| wire \u_riscv_top.icache_mem_addr1[8] ; |
| wire \u_riscv_top.icache_mem_clk0 ; |
| wire \u_riscv_top.icache_mem_clk1 ; |
| wire \u_riscv_top.icache_mem_csb0 ; |
| wire \u_riscv_top.icache_mem_csb1 ; |
| wire \u_riscv_top.icache_mem_din0[0] ; |
| wire \u_riscv_top.icache_mem_din0[10] ; |
| wire \u_riscv_top.icache_mem_din0[11] ; |
| wire \u_riscv_top.icache_mem_din0[12] ; |
| wire \u_riscv_top.icache_mem_din0[13] ; |
| wire \u_riscv_top.icache_mem_din0[14] ; |
| wire \u_riscv_top.icache_mem_din0[15] ; |
| wire \u_riscv_top.icache_mem_din0[16] ; |
| wire \u_riscv_top.icache_mem_din0[17] ; |
| wire \u_riscv_top.icache_mem_din0[18] ; |
| wire \u_riscv_top.icache_mem_din0[19] ; |
| wire \u_riscv_top.icache_mem_din0[1] ; |
| wire \u_riscv_top.icache_mem_din0[20] ; |
| wire \u_riscv_top.icache_mem_din0[21] ; |
| wire \u_riscv_top.icache_mem_din0[22] ; |
| wire \u_riscv_top.icache_mem_din0[23] ; |
| wire \u_riscv_top.icache_mem_din0[24] ; |
| wire \u_riscv_top.icache_mem_din0[25] ; |
| wire \u_riscv_top.icache_mem_din0[26] ; |
| wire \u_riscv_top.icache_mem_din0[27] ; |
| wire \u_riscv_top.icache_mem_din0[28] ; |
| wire \u_riscv_top.icache_mem_din0[29] ; |
| wire \u_riscv_top.icache_mem_din0[2] ; |
| wire \u_riscv_top.icache_mem_din0[30] ; |
| wire \u_riscv_top.icache_mem_din0[31] ; |
| wire \u_riscv_top.icache_mem_din0[3] ; |
| wire \u_riscv_top.icache_mem_din0[4] ; |
| wire \u_riscv_top.icache_mem_din0[5] ; |
| wire \u_riscv_top.icache_mem_din0[6] ; |
| wire \u_riscv_top.icache_mem_din0[7] ; |
| wire \u_riscv_top.icache_mem_din0[8] ; |
| wire \u_riscv_top.icache_mem_din0[9] ; |
| wire \u_riscv_top.icache_mem_dout1[0] ; |
| wire \u_riscv_top.icache_mem_dout1[10] ; |
| wire \u_riscv_top.icache_mem_dout1[11] ; |
| wire \u_riscv_top.icache_mem_dout1[12] ; |
| wire \u_riscv_top.icache_mem_dout1[13] ; |
| wire \u_riscv_top.icache_mem_dout1[14] ; |
| wire \u_riscv_top.icache_mem_dout1[15] ; |
| wire \u_riscv_top.icache_mem_dout1[16] ; |
| wire \u_riscv_top.icache_mem_dout1[17] ; |
| wire \u_riscv_top.icache_mem_dout1[18] ; |
| wire \u_riscv_top.icache_mem_dout1[19] ; |
| wire \u_riscv_top.icache_mem_dout1[1] ; |
| wire \u_riscv_top.icache_mem_dout1[20] ; |
| wire \u_riscv_top.icache_mem_dout1[21] ; |
| wire \u_riscv_top.icache_mem_dout1[22] ; |
| wire \u_riscv_top.icache_mem_dout1[23] ; |
| wire \u_riscv_top.icache_mem_dout1[24] ; |
| wire \u_riscv_top.icache_mem_dout1[25] ; |
| wire \u_riscv_top.icache_mem_dout1[26] ; |
| wire \u_riscv_top.icache_mem_dout1[27] ; |
| wire \u_riscv_top.icache_mem_dout1[28] ; |
| wire \u_riscv_top.icache_mem_dout1[29] ; |
| wire \u_riscv_top.icache_mem_dout1[2] ; |
| wire \u_riscv_top.icache_mem_dout1[30] ; |
| wire \u_riscv_top.icache_mem_dout1[31] ; |
| wire \u_riscv_top.icache_mem_dout1[3] ; |
| wire \u_riscv_top.icache_mem_dout1[4] ; |
| wire \u_riscv_top.icache_mem_dout1[5] ; |
| wire \u_riscv_top.icache_mem_dout1[6] ; |
| wire \u_riscv_top.icache_mem_dout1[7] ; |
| wire \u_riscv_top.icache_mem_dout1[8] ; |
| wire \u_riscv_top.icache_mem_dout1[9] ; |
| wire \u_riscv_top.icache_mem_web0 ; |
| wire \u_riscv_top.icache_mem_wmask0[0] ; |
| wire \u_riscv_top.icache_mem_wmask0[1] ; |
| wire \u_riscv_top.icache_mem_wmask0[2] ; |
| wire \u_riscv_top.icache_mem_wmask0[3] ; |
| wire \u_riscv_top.irq_lines[0] ; |
| wire \u_riscv_top.irq_lines[10] ; |
| wire \u_riscv_top.irq_lines[11] ; |
| wire \u_riscv_top.irq_lines[12] ; |
| wire \u_riscv_top.irq_lines[13] ; |
| wire \u_riscv_top.irq_lines[14] ; |
| wire \u_riscv_top.irq_lines[15] ; |
| wire \u_riscv_top.irq_lines[1] ; |
| wire \u_riscv_top.irq_lines[2] ; |
| wire \u_riscv_top.irq_lines[3] ; |
| wire \u_riscv_top.irq_lines[4] ; |
| wire \u_riscv_top.irq_lines[5] ; |
| wire \u_riscv_top.irq_lines[6] ; |
| wire \u_riscv_top.irq_lines[7] ; |
| wire \u_riscv_top.irq_lines[8] ; |
| wire \u_riscv_top.irq_lines[9] ; |
| wire \u_riscv_top.pwrup_rst_n ; |
| wire \u_riscv_top.pwrup_rst_n_sync ; |
| wire \u_riscv_top.rst_n_sync ; |
| wire \u_riscv_top.rtc_clk ; |
| wire \u_riscv_top.soft_irq ; |
| wire \u_riscv_top.sram0_addr0[0] ; |
| wire \u_riscv_top.sram0_addr0[1] ; |
| wire \u_riscv_top.sram0_addr0[2] ; |
| wire \u_riscv_top.sram0_addr0[3] ; |
| wire \u_riscv_top.sram0_addr0[4] ; |
| wire \u_riscv_top.sram0_addr0[5] ; |
| wire \u_riscv_top.sram0_addr0[6] ; |
| wire \u_riscv_top.sram0_addr0[7] ; |
| wire \u_riscv_top.sram0_addr0[8] ; |
| wire \u_riscv_top.sram0_addr1[0] ; |
| wire \u_riscv_top.sram0_addr1[1] ; |
| wire \u_riscv_top.sram0_addr1[2] ; |
| wire \u_riscv_top.sram0_addr1[3] ; |
| wire \u_riscv_top.sram0_addr1[4] ; |
| wire \u_riscv_top.sram0_addr1[5] ; |
| wire \u_riscv_top.sram0_addr1[6] ; |
| wire \u_riscv_top.sram0_addr1[7] ; |
| wire \u_riscv_top.sram0_addr1[8] ; |
| wire \u_riscv_top.sram0_clk0 ; |
| wire \u_riscv_top.sram0_clk1 ; |
| wire \u_riscv_top.sram0_csb0 ; |
| wire \u_riscv_top.sram0_csb1 ; |
| wire \u_riscv_top.sram0_din0[0] ; |
| wire \u_riscv_top.sram0_din0[10] ; |
| wire \u_riscv_top.sram0_din0[11] ; |
| wire \u_riscv_top.sram0_din0[12] ; |
| wire \u_riscv_top.sram0_din0[13] ; |
| wire \u_riscv_top.sram0_din0[14] ; |
| wire \u_riscv_top.sram0_din0[15] ; |
| wire \u_riscv_top.sram0_din0[16] ; |
| wire \u_riscv_top.sram0_din0[17] ; |
| wire \u_riscv_top.sram0_din0[18] ; |
| wire \u_riscv_top.sram0_din0[19] ; |
| wire \u_riscv_top.sram0_din0[1] ; |
| wire \u_riscv_top.sram0_din0[20] ; |
| wire \u_riscv_top.sram0_din0[21] ; |
| wire \u_riscv_top.sram0_din0[22] ; |
| wire \u_riscv_top.sram0_din0[23] ; |
| wire \u_riscv_top.sram0_din0[24] ; |
| wire \u_riscv_top.sram0_din0[25] ; |
| wire \u_riscv_top.sram0_din0[26] ; |
| wire \u_riscv_top.sram0_din0[27] ; |
| wire \u_riscv_top.sram0_din0[28] ; |
| wire \u_riscv_top.sram0_din0[29] ; |
| wire \u_riscv_top.sram0_din0[2] ; |
| wire \u_riscv_top.sram0_din0[30] ; |
| wire \u_riscv_top.sram0_din0[31] ; |
| wire \u_riscv_top.sram0_din0[3] ; |
| wire \u_riscv_top.sram0_din0[4] ; |
| wire \u_riscv_top.sram0_din0[5] ; |
| wire \u_riscv_top.sram0_din0[6] ; |
| wire \u_riscv_top.sram0_din0[7] ; |
| wire \u_riscv_top.sram0_din0[8] ; |
| wire \u_riscv_top.sram0_din0[9] ; |
| wire \u_riscv_top.sram0_dout0[0] ; |
| wire \u_riscv_top.sram0_dout0[10] ; |
| wire \u_riscv_top.sram0_dout0[11] ; |
| wire \u_riscv_top.sram0_dout0[12] ; |
| wire \u_riscv_top.sram0_dout0[13] ; |
| wire \u_riscv_top.sram0_dout0[14] ; |
| wire \u_riscv_top.sram0_dout0[15] ; |
| wire \u_riscv_top.sram0_dout0[16] ; |
| wire \u_riscv_top.sram0_dout0[17] ; |
| wire \u_riscv_top.sram0_dout0[18] ; |
| wire \u_riscv_top.sram0_dout0[19] ; |
| wire \u_riscv_top.sram0_dout0[1] ; |
| wire \u_riscv_top.sram0_dout0[20] ; |
| wire \u_riscv_top.sram0_dout0[21] ; |
| wire \u_riscv_top.sram0_dout0[22] ; |
| wire \u_riscv_top.sram0_dout0[23] ; |
| wire \u_riscv_top.sram0_dout0[24] ; |
| wire \u_riscv_top.sram0_dout0[25] ; |
| wire \u_riscv_top.sram0_dout0[26] ; |
| wire \u_riscv_top.sram0_dout0[27] ; |
| wire \u_riscv_top.sram0_dout0[28] ; |
| wire \u_riscv_top.sram0_dout0[29] ; |
| wire \u_riscv_top.sram0_dout0[2] ; |
| wire \u_riscv_top.sram0_dout0[30] ; |
| wire \u_riscv_top.sram0_dout0[31] ; |
| wire \u_riscv_top.sram0_dout0[3] ; |
| wire \u_riscv_top.sram0_dout0[4] ; |
| wire \u_riscv_top.sram0_dout0[5] ; |
| wire \u_riscv_top.sram0_dout0[6] ; |
| wire \u_riscv_top.sram0_dout0[7] ; |
| wire \u_riscv_top.sram0_dout0[8] ; |
| wire \u_riscv_top.sram0_dout0[9] ; |
| wire \u_riscv_top.sram0_dout1[0] ; |
| wire \u_riscv_top.sram0_dout1[10] ; |
| wire \u_riscv_top.sram0_dout1[11] ; |
| wire \u_riscv_top.sram0_dout1[12] ; |
| wire \u_riscv_top.sram0_dout1[13] ; |
| wire \u_riscv_top.sram0_dout1[14] ; |
| wire \u_riscv_top.sram0_dout1[15] ; |
| wire \u_riscv_top.sram0_dout1[16] ; |
| wire \u_riscv_top.sram0_dout1[17] ; |
| wire \u_riscv_top.sram0_dout1[18] ; |
| wire \u_riscv_top.sram0_dout1[19] ; |
| wire \u_riscv_top.sram0_dout1[1] ; |
| wire \u_riscv_top.sram0_dout1[20] ; |
| wire \u_riscv_top.sram0_dout1[21] ; |
| wire \u_riscv_top.sram0_dout1[22] ; |
| wire \u_riscv_top.sram0_dout1[23] ; |
| wire \u_riscv_top.sram0_dout1[24] ; |
| wire \u_riscv_top.sram0_dout1[25] ; |
| wire \u_riscv_top.sram0_dout1[26] ; |
| wire \u_riscv_top.sram0_dout1[27] ; |
| wire \u_riscv_top.sram0_dout1[28] ; |
| wire \u_riscv_top.sram0_dout1[29] ; |
| wire \u_riscv_top.sram0_dout1[2] ; |
| wire \u_riscv_top.sram0_dout1[30] ; |
| wire \u_riscv_top.sram0_dout1[31] ; |
| wire \u_riscv_top.sram0_dout1[3] ; |
| wire \u_riscv_top.sram0_dout1[4] ; |
| wire \u_riscv_top.sram0_dout1[5] ; |
| wire \u_riscv_top.sram0_dout1[6] ; |
| wire \u_riscv_top.sram0_dout1[7] ; |
| wire \u_riscv_top.sram0_dout1[8] ; |
| wire \u_riscv_top.sram0_dout1[9] ; |
| wire \u_riscv_top.sram0_web0 ; |
| wire \u_riscv_top.sram0_wmask0[0] ; |
| wire \u_riscv_top.sram0_wmask0[1] ; |
| wire \u_riscv_top.sram0_wmask0[2] ; |
| wire \u_riscv_top.sram0_wmask0[3] ; |
| wire \u_riscv_top.test_mode ; |
| wire \u_riscv_top.test_rst_n ; |
| wire \u_riscv_top.timer_irq ; |
| wire \u_riscv_top.timer_val[0] ; |
| wire \u_riscv_top.timer_val[10] ; |
| wire \u_riscv_top.timer_val[11] ; |
| wire \u_riscv_top.timer_val[12] ; |
| wire \u_riscv_top.timer_val[13] ; |
| wire \u_riscv_top.timer_val[14] ; |
| wire \u_riscv_top.timer_val[15] ; |
| wire \u_riscv_top.timer_val[16] ; |
| wire \u_riscv_top.timer_val[17] ; |
| wire \u_riscv_top.timer_val[18] ; |
| wire \u_riscv_top.timer_val[19] ; |
| wire \u_riscv_top.timer_val[1] ; |
| wire \u_riscv_top.timer_val[20] ; |
| wire \u_riscv_top.timer_val[21] ; |
| wire \u_riscv_top.timer_val[22] ; |
| wire \u_riscv_top.timer_val[23] ; |
| wire \u_riscv_top.timer_val[24] ; |
| wire \u_riscv_top.timer_val[25] ; |
| wire \u_riscv_top.timer_val[26] ; |
| wire \u_riscv_top.timer_val[27] ; |
| wire \u_riscv_top.timer_val[28] ; |
| wire \u_riscv_top.timer_val[29] ; |
| wire \u_riscv_top.timer_val[2] ; |
| wire \u_riscv_top.timer_val[30] ; |
| wire \u_riscv_top.timer_val[31] ; |
| wire \u_riscv_top.timer_val[32] ; |
| wire \u_riscv_top.timer_val[33] ; |
| wire \u_riscv_top.timer_val[34] ; |
| wire \u_riscv_top.timer_val[35] ; |
| wire \u_riscv_top.timer_val[36] ; |
| wire \u_riscv_top.timer_val[37] ; |
| wire \u_riscv_top.timer_val[38] ; |
| wire \u_riscv_top.timer_val[39] ; |
| wire \u_riscv_top.timer_val[3] ; |
| wire \u_riscv_top.timer_val[40] ; |
| wire \u_riscv_top.timer_val[41] ; |
| wire \u_riscv_top.timer_val[42] ; |
| wire \u_riscv_top.timer_val[43] ; |
| wire \u_riscv_top.timer_val[44] ; |
| wire \u_riscv_top.timer_val[45] ; |
| wire \u_riscv_top.timer_val[46] ; |
| wire \u_riscv_top.timer_val[47] ; |
| wire \u_riscv_top.timer_val[48] ; |
| wire \u_riscv_top.timer_val[49] ; |
| wire \u_riscv_top.timer_val[4] ; |
| wire \u_riscv_top.timer_val[50] ; |
| wire \u_riscv_top.timer_val[51] ; |
| wire \u_riscv_top.timer_val[52] ; |
| wire \u_riscv_top.timer_val[53] ; |
| wire \u_riscv_top.timer_val[54] ; |
| wire \u_riscv_top.timer_val[55] ; |
| wire \u_riscv_top.timer_val[56] ; |
| wire \u_riscv_top.timer_val[57] ; |
| wire \u_riscv_top.timer_val[58] ; |
| wire \u_riscv_top.timer_val[59] ; |
| wire \u_riscv_top.timer_val[5] ; |
| wire \u_riscv_top.timer_val[60] ; |
| wire \u_riscv_top.timer_val[61] ; |
| wire \u_riscv_top.timer_val[62] ; |
| wire \u_riscv_top.timer_val[63] ; |
| wire \u_riscv_top.timer_val[6] ; |
| wire \u_riscv_top.timer_val[7] ; |
| wire \u_riscv_top.timer_val[8] ; |
| wire \u_riscv_top.timer_val[9] ; |
| wire \u_riscv_top.wb_clk ; |
| wire \u_riscv_top.wb_dcache_ack_i ; |
| wire \u_riscv_top.wb_dcache_adr_o[0] ; |
| wire \u_riscv_top.wb_dcache_adr_o[10] ; |
| wire \u_riscv_top.wb_dcache_adr_o[11] ; |
| wire \u_riscv_top.wb_dcache_adr_o[12] ; |
| wire \u_riscv_top.wb_dcache_adr_o[13] ; |
| wire \u_riscv_top.wb_dcache_adr_o[14] ; |
| wire \u_riscv_top.wb_dcache_adr_o[15] ; |
| wire \u_riscv_top.wb_dcache_adr_o[16] ; |
| wire \u_riscv_top.wb_dcache_adr_o[17] ; |
| wire \u_riscv_top.wb_dcache_adr_o[18] ; |
| wire \u_riscv_top.wb_dcache_adr_o[19] ; |
| wire \u_riscv_top.wb_dcache_adr_o[1] ; |
| wire \u_riscv_top.wb_dcache_adr_o[20] ; |
| wire \u_riscv_top.wb_dcache_adr_o[21] ; |
| wire \u_riscv_top.wb_dcache_adr_o[22] ; |
| wire \u_riscv_top.wb_dcache_adr_o[23] ; |
| wire \u_riscv_top.wb_dcache_adr_o[24] ; |
| wire \u_riscv_top.wb_dcache_adr_o[25] ; |
| wire \u_riscv_top.wb_dcache_adr_o[26] ; |
| wire \u_riscv_top.wb_dcache_adr_o[27] ; |
| wire \u_riscv_top.wb_dcache_adr_o[28] ; |
| wire \u_riscv_top.wb_dcache_adr_o[29] ; |
| wire \u_riscv_top.wb_dcache_adr_o[2] ; |
| wire \u_riscv_top.wb_dcache_adr_o[30] ; |
| wire \u_riscv_top.wb_dcache_adr_o[31] ; |
| wire \u_riscv_top.wb_dcache_adr_o[3] ; |
| wire \u_riscv_top.wb_dcache_adr_o[4] ; |
| wire \u_riscv_top.wb_dcache_adr_o[5] ; |
| wire \u_riscv_top.wb_dcache_adr_o[6] ; |
| wire \u_riscv_top.wb_dcache_adr_o[7] ; |
| wire \u_riscv_top.wb_dcache_adr_o[8] ; |
| wire \u_riscv_top.wb_dcache_adr_o[9] ; |
| wire \u_riscv_top.wb_dcache_bl_o[0] ; |
| wire \u_riscv_top.wb_dcache_bl_o[1] ; |
| wire \u_riscv_top.wb_dcache_bl_o[2] ; |
| wire \u_riscv_top.wb_dcache_bl_o[3] ; |
| wire \u_riscv_top.wb_dcache_bl_o[4] ; |
| wire \u_riscv_top.wb_dcache_bl_o[5] ; |
| wire \u_riscv_top.wb_dcache_bl_o[6] ; |
| wire \u_riscv_top.wb_dcache_bl_o[7] ; |
| wire \u_riscv_top.wb_dcache_bl_o[8] ; |
| wire \u_riscv_top.wb_dcache_bl_o[9] ; |
| wire \u_riscv_top.wb_dcache_bry_o ; |
| wire \u_riscv_top.wb_dcache_dat_i[0] ; |
| wire \u_riscv_top.wb_dcache_dat_i[10] ; |
| wire \u_riscv_top.wb_dcache_dat_i[11] ; |
| wire \u_riscv_top.wb_dcache_dat_i[12] ; |
| wire \u_riscv_top.wb_dcache_dat_i[13] ; |
| wire \u_riscv_top.wb_dcache_dat_i[14] ; |
| wire \u_riscv_top.wb_dcache_dat_i[15] ; |
| wire \u_riscv_top.wb_dcache_dat_i[16] ; |
| wire \u_riscv_top.wb_dcache_dat_i[17] ; |
| wire \u_riscv_top.wb_dcache_dat_i[18] ; |
| wire \u_riscv_top.wb_dcache_dat_i[19] ; |
| wire \u_riscv_top.wb_dcache_dat_i[1] ; |
| wire \u_riscv_top.wb_dcache_dat_i[20] ; |
| wire \u_riscv_top.wb_dcache_dat_i[21] ; |
| wire \u_riscv_top.wb_dcache_dat_i[22] ; |
| wire \u_riscv_top.wb_dcache_dat_i[23] ; |
| wire \u_riscv_top.wb_dcache_dat_i[24] ; |
| wire \u_riscv_top.wb_dcache_dat_i[25] ; |
| wire \u_riscv_top.wb_dcache_dat_i[26] ; |
| wire \u_riscv_top.wb_dcache_dat_i[27] ; |
| wire \u_riscv_top.wb_dcache_dat_i[28] ; |
| wire \u_riscv_top.wb_dcache_dat_i[29] ; |
| wire \u_riscv_top.wb_dcache_dat_i[2] ; |
| wire \u_riscv_top.wb_dcache_dat_i[30] ; |
| wire \u_riscv_top.wb_dcache_dat_i[31] ; |
| wire \u_riscv_top.wb_dcache_dat_i[3] ; |
| wire \u_riscv_top.wb_dcache_dat_i[4] ; |
| wire \u_riscv_top.wb_dcache_dat_i[5] ; |
| wire \u_riscv_top.wb_dcache_dat_i[6] ; |
| wire \u_riscv_top.wb_dcache_dat_i[7] ; |
| wire \u_riscv_top.wb_dcache_dat_i[8] ; |
| wire \u_riscv_top.wb_dcache_dat_i[9] ; |
| wire \u_riscv_top.wb_dcache_dat_o[0] ; |
| wire \u_riscv_top.wb_dcache_dat_o[10] ; |
| wire \u_riscv_top.wb_dcache_dat_o[11] ; |
| wire \u_riscv_top.wb_dcache_dat_o[12] ; |
| wire \u_riscv_top.wb_dcache_dat_o[13] ; |
| wire \u_riscv_top.wb_dcache_dat_o[14] ; |
| wire \u_riscv_top.wb_dcache_dat_o[15] ; |
| wire \u_riscv_top.wb_dcache_dat_o[16] ; |
| wire \u_riscv_top.wb_dcache_dat_o[17] ; |
| wire \u_riscv_top.wb_dcache_dat_o[18] ; |
| wire \u_riscv_top.wb_dcache_dat_o[19] ; |
| wire \u_riscv_top.wb_dcache_dat_o[1] ; |
| wire \u_riscv_top.wb_dcache_dat_o[20] ; |
| wire \u_riscv_top.wb_dcache_dat_o[21] ; |
| wire \u_riscv_top.wb_dcache_dat_o[22] ; |
| wire \u_riscv_top.wb_dcache_dat_o[23] ; |
| wire \u_riscv_top.wb_dcache_dat_o[24] ; |
| wire \u_riscv_top.wb_dcache_dat_o[25] ; |
| wire \u_riscv_top.wb_dcache_dat_o[26] ; |
| wire \u_riscv_top.wb_dcache_dat_o[27] ; |
| wire \u_riscv_top.wb_dcache_dat_o[28] ; |
| wire \u_riscv_top.wb_dcache_dat_o[29] ; |
| wire \u_riscv_top.wb_dcache_dat_o[2] ; |
| wire \u_riscv_top.wb_dcache_dat_o[30] ; |
| wire \u_riscv_top.wb_dcache_dat_o[31] ; |
| wire \u_riscv_top.wb_dcache_dat_o[3] ; |
| wire \u_riscv_top.wb_dcache_dat_o[4] ; |
| wire \u_riscv_top.wb_dcache_dat_o[5] ; |
| wire \u_riscv_top.wb_dcache_dat_o[6] ; |
| wire \u_riscv_top.wb_dcache_dat_o[7] ; |
| wire \u_riscv_top.wb_dcache_dat_o[8] ; |
| wire \u_riscv_top.wb_dcache_dat_o[9] ; |
| wire \u_riscv_top.wb_dcache_err_i ; |
| wire \u_riscv_top.wb_dcache_lack_i ; |
| wire \u_riscv_top.wb_dcache_sel_o[0] ; |
| wire \u_riscv_top.wb_dcache_sel_o[1] ; |
| wire \u_riscv_top.wb_dcache_sel_o[2] ; |
| wire \u_riscv_top.wb_dcache_sel_o[3] ; |
| wire \u_riscv_top.wb_dcache_stb_o ; |
| wire \u_riscv_top.wb_dcache_we_o ; |
| wire \u_riscv_top.wb_icache_ack_i ; |
| wire \u_riscv_top.wb_icache_adr_o[0] ; |
| wire \u_riscv_top.wb_icache_adr_o[10] ; |
| wire \u_riscv_top.wb_icache_adr_o[11] ; |
| wire \u_riscv_top.wb_icache_adr_o[12] ; |
| wire \u_riscv_top.wb_icache_adr_o[13] ; |
| wire \u_riscv_top.wb_icache_adr_o[14] ; |
| wire \u_riscv_top.wb_icache_adr_o[15] ; |
| wire \u_riscv_top.wb_icache_adr_o[16] ; |
| wire \u_riscv_top.wb_icache_adr_o[17] ; |
| wire \u_riscv_top.wb_icache_adr_o[18] ; |
| wire \u_riscv_top.wb_icache_adr_o[19] ; |
| wire \u_riscv_top.wb_icache_adr_o[1] ; |
| wire \u_riscv_top.wb_icache_adr_o[20] ; |
| wire \u_riscv_top.wb_icache_adr_o[21] ; |
| wire \u_riscv_top.wb_icache_adr_o[22] ; |
| wire \u_riscv_top.wb_icache_adr_o[23] ; |
| wire \u_riscv_top.wb_icache_adr_o[24] ; |
| wire \u_riscv_top.wb_icache_adr_o[25] ; |
| wire \u_riscv_top.wb_icache_adr_o[26] ; |
| wire \u_riscv_top.wb_icache_adr_o[27] ; |
| wire \u_riscv_top.wb_icache_adr_o[28] ; |
| wire \u_riscv_top.wb_icache_adr_o[29] ; |
| wire \u_riscv_top.wb_icache_adr_o[2] ; |
| wire \u_riscv_top.wb_icache_adr_o[30] ; |
| wire \u_riscv_top.wb_icache_adr_o[31] ; |
| wire \u_riscv_top.wb_icache_adr_o[3] ; |
| wire \u_riscv_top.wb_icache_adr_o[4] ; |
| wire \u_riscv_top.wb_icache_adr_o[5] ; |
| wire \u_riscv_top.wb_icache_adr_o[6] ; |
| wire \u_riscv_top.wb_icache_adr_o[7] ; |
| wire \u_riscv_top.wb_icache_adr_o[8] ; |
| wire \u_riscv_top.wb_icache_adr_o[9] ; |
| wire \u_riscv_top.wb_icache_bl_o[0] ; |
| wire \u_riscv_top.wb_icache_bl_o[1] ; |
| wire \u_riscv_top.wb_icache_bl_o[2] ; |
| wire \u_riscv_top.wb_icache_bl_o[3] ; |
| wire \u_riscv_top.wb_icache_bl_o[4] ; |
| wire \u_riscv_top.wb_icache_bl_o[5] ; |
| wire \u_riscv_top.wb_icache_bl_o[6] ; |
| wire \u_riscv_top.wb_icache_bl_o[7] ; |
| wire \u_riscv_top.wb_icache_bl_o[8] ; |
| wire \u_riscv_top.wb_icache_bl_o[9] ; |
| wire \u_riscv_top.wb_icache_bry_o ; |
| wire \u_riscv_top.wb_icache_dat_i[0] ; |
| wire \u_riscv_top.wb_icache_dat_i[10] ; |
| wire \u_riscv_top.wb_icache_dat_i[11] ; |
| wire \u_riscv_top.wb_icache_dat_i[12] ; |
| wire \u_riscv_top.wb_icache_dat_i[13] ; |
| wire \u_riscv_top.wb_icache_dat_i[14] ; |
| wire \u_riscv_top.wb_icache_dat_i[15] ; |
| wire \u_riscv_top.wb_icache_dat_i[16] ; |
| wire \u_riscv_top.wb_icache_dat_i[17] ; |
| wire \u_riscv_top.wb_icache_dat_i[18] ; |
| wire \u_riscv_top.wb_icache_dat_i[19] ; |
| wire \u_riscv_top.wb_icache_dat_i[1] ; |
| wire \u_riscv_top.wb_icache_dat_i[20] ; |
| wire \u_riscv_top.wb_icache_dat_i[21] ; |
| wire \u_riscv_top.wb_icache_dat_i[22] ; |
| wire \u_riscv_top.wb_icache_dat_i[23] ; |
| wire \u_riscv_top.wb_icache_dat_i[24] ; |
| wire \u_riscv_top.wb_icache_dat_i[25] ; |
| wire \u_riscv_top.wb_icache_dat_i[26] ; |
| wire \u_riscv_top.wb_icache_dat_i[27] ; |
| wire \u_riscv_top.wb_icache_dat_i[28] ; |
| wire \u_riscv_top.wb_icache_dat_i[29] ; |
| wire \u_riscv_top.wb_icache_dat_i[2] ; |
| wire \u_riscv_top.wb_icache_dat_i[30] ; |
| wire \u_riscv_top.wb_icache_dat_i[31] ; |
| wire \u_riscv_top.wb_icache_dat_i[3] ; |
| wire \u_riscv_top.wb_icache_dat_i[4] ; |
| wire \u_riscv_top.wb_icache_dat_i[5] ; |
| wire \u_riscv_top.wb_icache_dat_i[6] ; |
| wire \u_riscv_top.wb_icache_dat_i[7] ; |
| wire \u_riscv_top.wb_icache_dat_i[8] ; |
| wire \u_riscv_top.wb_icache_dat_i[9] ; |
| wire \u_riscv_top.wb_icache_err_i ; |
| wire \u_riscv_top.wb_icache_lack_i ; |
| wire \u_riscv_top.wb_icache_sel_o[0] ; |
| wire \u_riscv_top.wb_icache_sel_o[1] ; |
| wire \u_riscv_top.wb_icache_sel_o[2] ; |
| wire \u_riscv_top.wb_icache_sel_o[3] ; |
| wire \u_riscv_top.wb_icache_stb_o ; |
| wire \u_riscv_top.wb_icache_we_o ; |
| wire \u_riscv_top.wbd_clk_int ; |
| wire \u_riscv_top.wbd_dmem_ack_i ; |
| wire \u_riscv_top.wbd_dmem_adr_o[0] ; |
| wire \u_riscv_top.wbd_dmem_adr_o[10] ; |
| wire \u_riscv_top.wbd_dmem_adr_o[11] ; |
| wire \u_riscv_top.wbd_dmem_adr_o[12] ; |
| wire \u_riscv_top.wbd_dmem_adr_o[13] ; |
| wire \u_riscv_top.wbd_dmem_adr_o[14] ; |
| wire \u_riscv_top.wbd_dmem_adr_o[15] ; |
| wire \u_riscv_top.wbd_dmem_adr_o[16] ; |
| wire \u_riscv_top.wbd_dmem_adr_o[17] ; |
| wire \u_riscv_top.wbd_dmem_adr_o[18] ; |
| wire \u_riscv_top.wbd_dmem_adr_o[19] ; |
| wire \u_riscv_top.wbd_dmem_adr_o[1] ; |
| wire \u_riscv_top.wbd_dmem_adr_o[20] ; |
| wire \u_riscv_top.wbd_dmem_adr_o[21] ; |
| wire \u_riscv_top.wbd_dmem_adr_o[22] ; |
| wire \u_riscv_top.wbd_dmem_adr_o[23] ; |
| wire \u_riscv_top.wbd_dmem_adr_o[24] ; |
| wire \u_riscv_top.wbd_dmem_adr_o[25] ; |
| wire \u_riscv_top.wbd_dmem_adr_o[26] ; |
| wire \u_riscv_top.wbd_dmem_adr_o[27] ; |
| wire \u_riscv_top.wbd_dmem_adr_o[28] ; |
| wire \u_riscv_top.wbd_dmem_adr_o[29] ; |
| wire \u_riscv_top.wbd_dmem_adr_o[2] ; |
| wire \u_riscv_top.wbd_dmem_adr_o[30] ; |
| wire \u_riscv_top.wbd_dmem_adr_o[31] ; |
| wire \u_riscv_top.wbd_dmem_adr_o[3] ; |
| wire \u_riscv_top.wbd_dmem_adr_o[4] ; |
| wire \u_riscv_top.wbd_dmem_adr_o[5] ; |
| wire \u_riscv_top.wbd_dmem_adr_o[6] ; |
| wire \u_riscv_top.wbd_dmem_adr_o[7] ; |
| wire \u_riscv_top.wbd_dmem_adr_o[8] ; |
| wire \u_riscv_top.wbd_dmem_adr_o[9] ; |
| wire \u_riscv_top.wbd_dmem_dat_i[0] ; |
| wire \u_riscv_top.wbd_dmem_dat_i[10] ; |
| wire \u_riscv_top.wbd_dmem_dat_i[11] ; |
| wire \u_riscv_top.wbd_dmem_dat_i[12] ; |
| wire \u_riscv_top.wbd_dmem_dat_i[13] ; |
| wire \u_riscv_top.wbd_dmem_dat_i[14] ; |
| wire \u_riscv_top.wbd_dmem_dat_i[15] ; |
| wire \u_riscv_top.wbd_dmem_dat_i[16] ; |
| wire \u_riscv_top.wbd_dmem_dat_i[17] ; |
| wire \u_riscv_top.wbd_dmem_dat_i[18] ; |
| wire \u_riscv_top.wbd_dmem_dat_i[19] ; |
| wire \u_riscv_top.wbd_dmem_dat_i[1] ; |
| wire \u_riscv_top.wbd_dmem_dat_i[20] ; |
| wire \u_riscv_top.wbd_dmem_dat_i[21] ; |
| wire \u_riscv_top.wbd_dmem_dat_i[22] ; |
| wire \u_riscv_top.wbd_dmem_dat_i[23] ; |
| wire \u_riscv_top.wbd_dmem_dat_i[24] ; |
| wire \u_riscv_top.wbd_dmem_dat_i[25] ; |
| wire \u_riscv_top.wbd_dmem_dat_i[26] ; |
| wire \u_riscv_top.wbd_dmem_dat_i[27] ; |
| wire \u_riscv_top.wbd_dmem_dat_i[28] ; |
| wire \u_riscv_top.wbd_dmem_dat_i[29] ; |
| wire \u_riscv_top.wbd_dmem_dat_i[2] ; |
| wire \u_riscv_top.wbd_dmem_dat_i[30] ; |
| wire \u_riscv_top.wbd_dmem_dat_i[31] ; |
| wire \u_riscv_top.wbd_dmem_dat_i[3] ; |
| wire \u_riscv_top.wbd_dmem_dat_i[4] ; |
| wire \u_riscv_top.wbd_dmem_dat_i[5] ; |
| wire \u_riscv_top.wbd_dmem_dat_i[6] ; |
| wire \u_riscv_top.wbd_dmem_dat_i[7] ; |
| wire \u_riscv_top.wbd_dmem_dat_i[8] ; |
| wire \u_riscv_top.wbd_dmem_dat_i[9] ; |
| wire \u_riscv_top.wbd_dmem_dat_o[0] ; |
| wire \u_riscv_top.wbd_dmem_dat_o[10] ; |
| wire \u_riscv_top.wbd_dmem_dat_o[11] ; |
| wire \u_riscv_top.wbd_dmem_dat_o[12] ; |
| wire \u_riscv_top.wbd_dmem_dat_o[13] ; |
| wire \u_riscv_top.wbd_dmem_dat_o[14] ; |
| wire \u_riscv_top.wbd_dmem_dat_o[15] ; |
| wire \u_riscv_top.wbd_dmem_dat_o[16] ; |
| wire \u_riscv_top.wbd_dmem_dat_o[17] ; |
| wire \u_riscv_top.wbd_dmem_dat_o[18] ; |
| wire \u_riscv_top.wbd_dmem_dat_o[19] ; |
| wire \u_riscv_top.wbd_dmem_dat_o[1] ; |
| wire \u_riscv_top.wbd_dmem_dat_o[20] ; |
| wire \u_riscv_top.wbd_dmem_dat_o[21] ; |
| wire \u_riscv_top.wbd_dmem_dat_o[22] ; |
| wire \u_riscv_top.wbd_dmem_dat_o[23] ; |
| wire \u_riscv_top.wbd_dmem_dat_o[24] ; |
| wire \u_riscv_top.wbd_dmem_dat_o[25] ; |
| wire \u_riscv_top.wbd_dmem_dat_o[26] ; |
| wire \u_riscv_top.wbd_dmem_dat_o[27] ; |
| wire \u_riscv_top.wbd_dmem_dat_o[28] ; |
| wire \u_riscv_top.wbd_dmem_dat_o[29] ; |
| wire \u_riscv_top.wbd_dmem_dat_o[2] ; |
| wire \u_riscv_top.wbd_dmem_dat_o[30] ; |
| wire \u_riscv_top.wbd_dmem_dat_o[31] ; |
| wire \u_riscv_top.wbd_dmem_dat_o[3] ; |
| wire \u_riscv_top.wbd_dmem_dat_o[4] ; |
| wire \u_riscv_top.wbd_dmem_dat_o[5] ; |
| wire \u_riscv_top.wbd_dmem_dat_o[6] ; |
| wire \u_riscv_top.wbd_dmem_dat_o[7] ; |
| wire \u_riscv_top.wbd_dmem_dat_o[8] ; |
| wire \u_riscv_top.wbd_dmem_dat_o[9] ; |
| wire \u_riscv_top.wbd_dmem_err_i ; |
| wire \u_riscv_top.wbd_dmem_sel_o[0] ; |
| wire \u_riscv_top.wbd_dmem_sel_o[1] ; |
| wire \u_riscv_top.wbd_dmem_sel_o[2] ; |
| wire \u_riscv_top.wbd_dmem_sel_o[3] ; |
| wire \u_riscv_top.wbd_dmem_stb_o ; |
| wire \u_riscv_top.wbd_dmem_we_o ; |
| wire uart_rst_n; |
| wire uart_rxd; |
| wire uart_txd; |
| wire uartm_rxd; |
| wire uartm_txd; |
| wire usb_clk; |
| wire usb_dn_i; |
| wire usb_dn_o; |
| wire usb_dp_i; |
| wire usb_dp_o; |
| wire usb_intr_o; |
| wire usb_oen; |
| wire usb_rst_n; |
| wire wbd_clk_int; |
| wire wbd_clk_pinmux_rp; |
| wire wbd_clk_pinmux_skew; |
| wire wbd_clk_qspi_rp; |
| wire wbd_clk_spi; |
| wire wbd_clk_uart_rp; |
| wire wbd_clk_uart_skew; |
| wire wbd_clk_wh; |
| wire wbd_clk_wi_skew; |
| wire wbd_glbl_ack_i; |
| wire \wbd_glbl_adr_o[0] ; |
| wire \wbd_glbl_adr_o[1] ; |
| wire \wbd_glbl_adr_o[2] ; |
| wire \wbd_glbl_adr_o[3] ; |
| wire \wbd_glbl_adr_o[4] ; |
| wire \wbd_glbl_adr_o[5] ; |
| wire \wbd_glbl_adr_o[6] ; |
| wire \wbd_glbl_adr_o[7] ; |
| wire wbd_glbl_cyc_o; |
| wire \wbd_glbl_dat_i[0] ; |
| wire \wbd_glbl_dat_i[10] ; |
| wire \wbd_glbl_dat_i[11] ; |
| wire \wbd_glbl_dat_i[12] ; |
| wire \wbd_glbl_dat_i[13] ; |
| wire \wbd_glbl_dat_i[14] ; |
| wire \wbd_glbl_dat_i[15] ; |
| wire \wbd_glbl_dat_i[16] ; |
| wire \wbd_glbl_dat_i[17] ; |
| wire \wbd_glbl_dat_i[18] ; |
| wire \wbd_glbl_dat_i[19] ; |
| wire \wbd_glbl_dat_i[1] ; |
| wire \wbd_glbl_dat_i[20] ; |
| wire \wbd_glbl_dat_i[21] ; |
| wire \wbd_glbl_dat_i[22] ; |
| wire \wbd_glbl_dat_i[23] ; |
| wire \wbd_glbl_dat_i[24] ; |
| wire \wbd_glbl_dat_i[25] ; |
| wire \wbd_glbl_dat_i[26] ; |
| wire \wbd_glbl_dat_i[27] ; |
| wire \wbd_glbl_dat_i[28] ; |
| wire \wbd_glbl_dat_i[29] ; |
| wire \wbd_glbl_dat_i[2] ; |
| wire \wbd_glbl_dat_i[30] ; |
| wire \wbd_glbl_dat_i[31] ; |
| wire \wbd_glbl_dat_i[3] ; |
| wire \wbd_glbl_dat_i[4] ; |
| wire \wbd_glbl_dat_i[5] ; |
| wire \wbd_glbl_dat_i[6] ; |
| wire \wbd_glbl_dat_i[7] ; |
| wire \wbd_glbl_dat_i[8] ; |
| wire \wbd_glbl_dat_i[9] ; |
| wire \wbd_glbl_dat_o[0] ; |
| wire \wbd_glbl_dat_o[10] ; |
| wire \wbd_glbl_dat_o[11] ; |
| wire \wbd_glbl_dat_o[12] ; |
| wire \wbd_glbl_dat_o[13] ; |
| wire \wbd_glbl_dat_o[14] ; |
| wire \wbd_glbl_dat_o[15] ; |
| wire \wbd_glbl_dat_o[16] ; |
| wire \wbd_glbl_dat_o[17] ; |
| wire \wbd_glbl_dat_o[18] ; |
| wire \wbd_glbl_dat_o[19] ; |
| wire \wbd_glbl_dat_o[1] ; |
| wire \wbd_glbl_dat_o[20] ; |
| wire \wbd_glbl_dat_o[21] ; |
| wire \wbd_glbl_dat_o[22] ; |
| wire \wbd_glbl_dat_o[23] ; |
| wire \wbd_glbl_dat_o[24] ; |
| wire \wbd_glbl_dat_o[25] ; |
| wire \wbd_glbl_dat_o[26] ; |
| wire \wbd_glbl_dat_o[27] ; |
| wire \wbd_glbl_dat_o[28] ; |
| wire \wbd_glbl_dat_o[29] ; |
| wire \wbd_glbl_dat_o[2] ; |
| wire \wbd_glbl_dat_o[30] ; |
| wire \wbd_glbl_dat_o[31] ; |
| wire \wbd_glbl_dat_o[3] ; |
| wire \wbd_glbl_dat_o[4] ; |
| wire \wbd_glbl_dat_o[5] ; |
| wire \wbd_glbl_dat_o[6] ; |
| wire \wbd_glbl_dat_o[7] ; |
| wire \wbd_glbl_dat_o[8] ; |
| wire \wbd_glbl_dat_o[9] ; |
| wire \wbd_glbl_sel_o[0] ; |
| wire \wbd_glbl_sel_o[1] ; |
| wire \wbd_glbl_sel_o[2] ; |
| wire \wbd_glbl_sel_o[3] ; |
| wire wbd_glbl_stb_o; |
| wire wbd_glbl_we_o; |
| wire wbd_int_ack_o; |
| wire \wbd_int_adr_i[0] ; |
| wire \wbd_int_adr_i[10] ; |
| wire \wbd_int_adr_i[11] ; |
| wire \wbd_int_adr_i[12] ; |
| wire \wbd_int_adr_i[13] ; |
| wire \wbd_int_adr_i[14] ; |
| wire \wbd_int_adr_i[15] ; |
| wire \wbd_int_adr_i[16] ; |
| wire \wbd_int_adr_i[17] ; |
| wire \wbd_int_adr_i[18] ; |
| wire \wbd_int_adr_i[19] ; |
| wire \wbd_int_adr_i[1] ; |
| wire \wbd_int_adr_i[20] ; |
| wire \wbd_int_adr_i[21] ; |
| wire \wbd_int_adr_i[22] ; |
| wire \wbd_int_adr_i[23] ; |
| wire \wbd_int_adr_i[24] ; |
| wire \wbd_int_adr_i[25] ; |
| wire \wbd_int_adr_i[26] ; |
| wire \wbd_int_adr_i[27] ; |
| wire \wbd_int_adr_i[28] ; |
| wire \wbd_int_adr_i[29] ; |
| wire \wbd_int_adr_i[2] ; |
| wire \wbd_int_adr_i[30] ; |
| wire \wbd_int_adr_i[31] ; |
| wire \wbd_int_adr_i[3] ; |
| wire \wbd_int_adr_i[4] ; |
| wire \wbd_int_adr_i[5] ; |
| wire \wbd_int_adr_i[6] ; |
| wire \wbd_int_adr_i[7] ; |
| wire \wbd_int_adr_i[8] ; |
| wire \wbd_int_adr_i[9] ; |
| wire wbd_int_cyc_i; |
| wire \wbd_int_dat_i[0] ; |
| wire \wbd_int_dat_i[10] ; |
| wire \wbd_int_dat_i[11] ; |
| wire \wbd_int_dat_i[12] ; |
| wire \wbd_int_dat_i[13] ; |
| wire \wbd_int_dat_i[14] ; |
| wire \wbd_int_dat_i[15] ; |
| wire \wbd_int_dat_i[16] ; |
| wire \wbd_int_dat_i[17] ; |
| wire \wbd_int_dat_i[18] ; |
| wire \wbd_int_dat_i[19] ; |
| wire \wbd_int_dat_i[1] ; |
| wire \wbd_int_dat_i[20] ; |
| wire \wbd_int_dat_i[21] ; |
| wire \wbd_int_dat_i[22] ; |
| wire \wbd_int_dat_i[23] ; |
| wire \wbd_int_dat_i[24] ; |
| wire \wbd_int_dat_i[25] ; |
| wire \wbd_int_dat_i[26] ; |
| wire \wbd_int_dat_i[27] ; |
| wire \wbd_int_dat_i[28] ; |
| wire \wbd_int_dat_i[29] ; |
| wire \wbd_int_dat_i[2] ; |
| wire \wbd_int_dat_i[30] ; |
| wire \wbd_int_dat_i[31] ; |
| wire \wbd_int_dat_i[3] ; |
| wire \wbd_int_dat_i[4] ; |
| wire \wbd_int_dat_i[5] ; |
| wire \wbd_int_dat_i[6] ; |
| wire \wbd_int_dat_i[7] ; |
| wire \wbd_int_dat_i[8] ; |
| wire \wbd_int_dat_i[9] ; |
| wire \wbd_int_dat_o[0] ; |
| wire \wbd_int_dat_o[10] ; |
| wire \wbd_int_dat_o[11] ; |
| wire \wbd_int_dat_o[12] ; |
| wire \wbd_int_dat_o[13] ; |
| wire \wbd_int_dat_o[14] ; |
| wire \wbd_int_dat_o[15] ; |
| wire \wbd_int_dat_o[16] ; |
| wire \wbd_int_dat_o[17] ; |
| wire \wbd_int_dat_o[18] ; |
| wire \wbd_int_dat_o[19] ; |
| wire \wbd_int_dat_o[1] ; |
| wire \wbd_int_dat_o[20] ; |
| wire \wbd_int_dat_o[21] ; |
| wire \wbd_int_dat_o[22] ; |
| wire \wbd_int_dat_o[23] ; |
| wire \wbd_int_dat_o[24] ; |
| wire \wbd_int_dat_o[25] ; |
| wire \wbd_int_dat_o[26] ; |
| wire \wbd_int_dat_o[27] ; |
| wire \wbd_int_dat_o[28] ; |
| wire \wbd_int_dat_o[29] ; |
| wire \wbd_int_dat_o[2] ; |
| wire \wbd_int_dat_o[30] ; |
| wire \wbd_int_dat_o[31] ; |
| wire \wbd_int_dat_o[3] ; |
| wire \wbd_int_dat_o[4] ; |
| wire \wbd_int_dat_o[5] ; |
| wire \wbd_int_dat_o[6] ; |
| wire \wbd_int_dat_o[7] ; |
| wire \wbd_int_dat_o[8] ; |
| wire \wbd_int_dat_o[9] ; |
| wire wbd_int_err_o; |
| wire \wbd_int_sel_i[0] ; |
| wire \wbd_int_sel_i[1] ; |
| wire \wbd_int_sel_i[2] ; |
| wire \wbd_int_sel_i[3] ; |
| wire wbd_int_stb_i; |
| wire wbd_int_we_i; |
| wire wbd_spim_ack_i; |
| wire \wbd_spim_adr_o[0] ; |
| wire \wbd_spim_adr_o[10] ; |
| wire \wbd_spim_adr_o[11] ; |
| wire \wbd_spim_adr_o[12] ; |
| wire \wbd_spim_adr_o[13] ; |
| wire \wbd_spim_adr_o[14] ; |
| wire \wbd_spim_adr_o[15] ; |
| wire \wbd_spim_adr_o[16] ; |
| wire \wbd_spim_adr_o[17] ; |
| wire \wbd_spim_adr_o[18] ; |
| wire \wbd_spim_adr_o[19] ; |
| wire \wbd_spim_adr_o[1] ; |
| wire \wbd_spim_adr_o[20] ; |
| wire \wbd_spim_adr_o[21] ; |
| wire \wbd_spim_adr_o[22] ; |
| wire \wbd_spim_adr_o[23] ; |
| wire \wbd_spim_adr_o[24] ; |
| wire \wbd_spim_adr_o[25] ; |
| wire \wbd_spim_adr_o[26] ; |
| wire \wbd_spim_adr_o[27] ; |
| wire \wbd_spim_adr_o[28] ; |
| wire \wbd_spim_adr_o[29] ; |
| wire \wbd_spim_adr_o[2] ; |
| wire \wbd_spim_adr_o[30] ; |
| wire \wbd_spim_adr_o[31] ; |
| wire \wbd_spim_adr_o[3] ; |
| wire \wbd_spim_adr_o[4] ; |
| wire \wbd_spim_adr_o[5] ; |
| wire \wbd_spim_adr_o[6] ; |
| wire \wbd_spim_adr_o[7] ; |
| wire \wbd_spim_adr_o[8] ; |
| wire \wbd_spim_adr_o[9] ; |
| wire \wbd_spim_bl_o[0] ; |
| wire \wbd_spim_bl_o[1] ; |
| wire \wbd_spim_bl_o[2] ; |
| wire \wbd_spim_bl_o[3] ; |
| wire \wbd_spim_bl_o[4] ; |
| wire \wbd_spim_bl_o[5] ; |
| wire \wbd_spim_bl_o[6] ; |
| wire \wbd_spim_bl_o[7] ; |
| wire \wbd_spim_bl_o[8] ; |
| wire \wbd_spim_bl_o[9] ; |
| wire wbd_spim_bry_o; |
| wire wbd_spim_cyc_o; |
| wire \wbd_spim_dat_i[0] ; |
| wire \wbd_spim_dat_i[10] ; |
| wire \wbd_spim_dat_i[11] ; |
| wire \wbd_spim_dat_i[12] ; |
| wire \wbd_spim_dat_i[13] ; |
| wire \wbd_spim_dat_i[14] ; |
| wire \wbd_spim_dat_i[15] ; |
| wire \wbd_spim_dat_i[16] ; |
| wire \wbd_spim_dat_i[17] ; |
| wire \wbd_spim_dat_i[18] ; |
| wire \wbd_spim_dat_i[19] ; |
| wire \wbd_spim_dat_i[1] ; |
| wire \wbd_spim_dat_i[20] ; |
| wire \wbd_spim_dat_i[21] ; |
| wire \wbd_spim_dat_i[22] ; |
| wire \wbd_spim_dat_i[23] ; |
| wire \wbd_spim_dat_i[24] ; |
| wire \wbd_spim_dat_i[25] ; |
| wire \wbd_spim_dat_i[26] ; |
| wire \wbd_spim_dat_i[27] ; |
| wire \wbd_spim_dat_i[28] ; |
| wire \wbd_spim_dat_i[29] ; |
| wire \wbd_spim_dat_i[2] ; |
| wire \wbd_spim_dat_i[30] ; |
| wire \wbd_spim_dat_i[31] ; |
| wire \wbd_spim_dat_i[3] ; |
| wire \wbd_spim_dat_i[4] ; |
| wire \wbd_spim_dat_i[5] ; |
| wire \wbd_spim_dat_i[6] ; |
| wire \wbd_spim_dat_i[7] ; |
| wire \wbd_spim_dat_i[8] ; |
| wire \wbd_spim_dat_i[9] ; |
| wire \wbd_spim_dat_o[0] ; |
| wire \wbd_spim_dat_o[10] ; |
| wire \wbd_spim_dat_o[11] ; |
| wire \wbd_spim_dat_o[12] ; |
| wire \wbd_spim_dat_o[13] ; |
| wire \wbd_spim_dat_o[14] ; |
| wire \wbd_spim_dat_o[15] ; |
| wire \wbd_spim_dat_o[16] ; |
| wire \wbd_spim_dat_o[17] ; |
| wire \wbd_spim_dat_o[18] ; |
| wire \wbd_spim_dat_o[19] ; |
| wire \wbd_spim_dat_o[1] ; |
| wire \wbd_spim_dat_o[20] ; |
| wire \wbd_spim_dat_o[21] ; |
| wire \wbd_spim_dat_o[22] ; |
| wire \wbd_spim_dat_o[23] ; |
| wire \wbd_spim_dat_o[24] ; |
| wire \wbd_spim_dat_o[25] ; |
| wire \wbd_spim_dat_o[26] ; |
| wire \wbd_spim_dat_o[27] ; |
| wire \wbd_spim_dat_o[28] ; |
| wire \wbd_spim_dat_o[29] ; |
| wire \wbd_spim_dat_o[2] ; |
| wire \wbd_spim_dat_o[30] ; |
| wire \wbd_spim_dat_o[31] ; |
| wire \wbd_spim_dat_o[3] ; |
| wire \wbd_spim_dat_o[4] ; |
| wire \wbd_spim_dat_o[5] ; |
| wire \wbd_spim_dat_o[6] ; |
| wire \wbd_spim_dat_o[7] ; |
| wire \wbd_spim_dat_o[8] ; |
| wire \wbd_spim_dat_o[9] ; |
| wire wbd_spim_err_i; |
| wire wbd_spim_lack_i; |
| wire \wbd_spim_sel_o[0] ; |
| wire \wbd_spim_sel_o[1] ; |
| wire \wbd_spim_sel_o[2] ; |
| wire \wbd_spim_sel_o[3] ; |
| wire wbd_spim_stb_o; |
| wire wbd_spim_we_o; |
| wire wbd_uart_ack_i; |
| wire \wbd_uart_adr_o[0] ; |
| wire \wbd_uart_adr_o[1] ; |
| wire \wbd_uart_adr_o[2] ; |
| wire \wbd_uart_adr_o[3] ; |
| wire \wbd_uart_adr_o[4] ; |
| wire \wbd_uart_adr_o[5] ; |
| wire \wbd_uart_adr_o[6] ; |
| wire \wbd_uart_adr_o[7] ; |
| wire wbd_uart_cyc_o; |
| wire \wbd_uart_dat_i[0] ; |
| wire \wbd_uart_dat_i[10] ; |
| wire \wbd_uart_dat_i[11] ; |
| wire \wbd_uart_dat_i[12] ; |
| wire \wbd_uart_dat_i[13] ; |
| wire \wbd_uart_dat_i[14] ; |
| wire \wbd_uart_dat_i[15] ; |
| wire \wbd_uart_dat_i[16] ; |
| wire \wbd_uart_dat_i[17] ; |
| wire \wbd_uart_dat_i[18] ; |
| wire \wbd_uart_dat_i[19] ; |
| wire \wbd_uart_dat_i[1] ; |
| wire \wbd_uart_dat_i[20] ; |
| wire \wbd_uart_dat_i[21] ; |
| wire \wbd_uart_dat_i[22] ; |
| wire \wbd_uart_dat_i[23] ; |
| wire \wbd_uart_dat_i[24] ; |
| wire \wbd_uart_dat_i[25] ; |
| wire \wbd_uart_dat_i[26] ; |
| wire \wbd_uart_dat_i[27] ; |
| wire \wbd_uart_dat_i[28] ; |
| wire \wbd_uart_dat_i[29] ; |
| wire \wbd_uart_dat_i[2] ; |
| wire \wbd_uart_dat_i[30] ; |
| wire \wbd_uart_dat_i[31] ; |
| wire \wbd_uart_dat_i[3] ; |
| wire \wbd_uart_dat_i[4] ; |
| wire \wbd_uart_dat_i[5] ; |
| wire \wbd_uart_dat_i[6] ; |
| wire \wbd_uart_dat_i[7] ; |
| wire \wbd_uart_dat_i[8] ; |
| wire \wbd_uart_dat_i[9] ; |
| wire \wbd_uart_dat_o[0] ; |
| wire \wbd_uart_dat_o[10] ; |
| wire \wbd_uart_dat_o[11] ; |
| wire \wbd_uart_dat_o[12] ; |
| wire \wbd_uart_dat_o[13] ; |
| wire \wbd_uart_dat_o[14] ; |
| wire \wbd_uart_dat_o[15] ; |
| wire \wbd_uart_dat_o[16] ; |
| wire \wbd_uart_dat_o[17] ; |
| wire \wbd_uart_dat_o[18] ; |
| wire \wbd_uart_dat_o[19] ; |
| wire \wbd_uart_dat_o[1] ; |
| wire \wbd_uart_dat_o[20] ; |
| wire \wbd_uart_dat_o[21] ; |
| wire \wbd_uart_dat_o[22] ; |
| wire \wbd_uart_dat_o[23] ; |
| wire \wbd_uart_dat_o[24] ; |
| wire \wbd_uart_dat_o[25] ; |
| wire \wbd_uart_dat_o[26] ; |
| wire \wbd_uart_dat_o[27] ; |
| wire \wbd_uart_dat_o[28] ; |
| wire \wbd_uart_dat_o[29] ; |
| wire \wbd_uart_dat_o[2] ; |
| wire \wbd_uart_dat_o[30] ; |
| wire \wbd_uart_dat_o[31] ; |
| wire \wbd_uart_dat_o[3] ; |
| wire \wbd_uart_dat_o[4] ; |
| wire \wbd_uart_dat_o[5] ; |
| wire \wbd_uart_dat_o[6] ; |
| wire \wbd_uart_dat_o[7] ; |
| wire \wbd_uart_dat_o[8] ; |
| wire \wbd_uart_dat_o[9] ; |
| wire \wbd_uart_sel_o[0] ; |
| wire \wbd_uart_sel_o[1] ; |
| wire \wbd_uart_sel_o[2] ; |
| wire \wbd_uart_sel_o[3] ; |
| wire wbd_uart_stb_o; |
| wire wbd_uart_we_o; |
| |
| sky130_sram_2kbyte_1rw1r_32x512_8 u_dcache_2kb (.csb0(\u_riscv_top.dcache_mem_csb0 ), |
| .csb1(\u_riscv_top.dcache_mem_csb1 ), |
| .web0(\u_riscv_top.dcache_mem_web0 ), |
| .clk0(\u_riscv_top.dcache_mem_clk0 ), |
| .clk1(\u_riscv_top.dcache_mem_clk1 ), |
| .vccd1(vccd1), |
| .vssd1(vssd1), |
| .addr0({\u_riscv_top.dcache_mem_addr0[8] , |
| \u_riscv_top.dcache_mem_addr0[7] , |
| \u_riscv_top.dcache_mem_addr0[6] , |
| \u_riscv_top.dcache_mem_addr0[5] , |
| \u_riscv_top.dcache_mem_addr0[4] , |
| \u_riscv_top.dcache_mem_addr0[3] , |
| \u_riscv_top.dcache_mem_addr0[2] , |
| \u_riscv_top.dcache_mem_addr0[1] , |
| \u_riscv_top.dcache_mem_addr0[0] }), |
| .addr1({\u_riscv_top.dcache_mem_addr1[8] , |
| \u_riscv_top.dcache_mem_addr1[7] , |
| \u_riscv_top.dcache_mem_addr1[6] , |
| \u_riscv_top.dcache_mem_addr1[5] , |
| \u_riscv_top.dcache_mem_addr1[4] , |
| \u_riscv_top.dcache_mem_addr1[3] , |
| \u_riscv_top.dcache_mem_addr1[2] , |
| \u_riscv_top.dcache_mem_addr1[1] , |
| \u_riscv_top.dcache_mem_addr1[0] }), |
| .din0({\u_riscv_top.dcache_mem_din0[31] , |
| \u_riscv_top.dcache_mem_din0[30] , |
| \u_riscv_top.dcache_mem_din0[29] , |
| \u_riscv_top.dcache_mem_din0[28] , |
| \u_riscv_top.dcache_mem_din0[27] , |
| \u_riscv_top.dcache_mem_din0[26] , |
| \u_riscv_top.dcache_mem_din0[25] , |
| \u_riscv_top.dcache_mem_din0[24] , |
| \u_riscv_top.dcache_mem_din0[23] , |
| \u_riscv_top.dcache_mem_din0[22] , |
| \u_riscv_top.dcache_mem_din0[21] , |
| \u_riscv_top.dcache_mem_din0[20] , |
| \u_riscv_top.dcache_mem_din0[19] , |
| \u_riscv_top.dcache_mem_din0[18] , |
| \u_riscv_top.dcache_mem_din0[17] , |
| \u_riscv_top.dcache_mem_din0[16] , |
| \u_riscv_top.dcache_mem_din0[15] , |
| \u_riscv_top.dcache_mem_din0[14] , |
| \u_riscv_top.dcache_mem_din0[13] , |
| \u_riscv_top.dcache_mem_din0[12] , |
| \u_riscv_top.dcache_mem_din0[11] , |
| \u_riscv_top.dcache_mem_din0[10] , |
| \u_riscv_top.dcache_mem_din0[9] , |
| \u_riscv_top.dcache_mem_din0[8] , |
| \u_riscv_top.dcache_mem_din0[7] , |
| \u_riscv_top.dcache_mem_din0[6] , |
| \u_riscv_top.dcache_mem_din0[5] , |
| \u_riscv_top.dcache_mem_din0[4] , |
| \u_riscv_top.dcache_mem_din0[3] , |
| \u_riscv_top.dcache_mem_din0[2] , |
| \u_riscv_top.dcache_mem_din0[1] , |
| \u_riscv_top.dcache_mem_din0[0] }), |
| .dout0({\u_riscv_top.dcache_mem_dout0[31] , |
| \u_riscv_top.dcache_mem_dout0[30] , |
| \u_riscv_top.dcache_mem_dout0[29] , |
| \u_riscv_top.dcache_mem_dout0[28] , |
| \u_riscv_top.dcache_mem_dout0[27] , |
| \u_riscv_top.dcache_mem_dout0[26] , |
| \u_riscv_top.dcache_mem_dout0[25] , |
| \u_riscv_top.dcache_mem_dout0[24] , |
| \u_riscv_top.dcache_mem_dout0[23] , |
| \u_riscv_top.dcache_mem_dout0[22] , |
| \u_riscv_top.dcache_mem_dout0[21] , |
| \u_riscv_top.dcache_mem_dout0[20] , |
| \u_riscv_top.dcache_mem_dout0[19] , |
| \u_riscv_top.dcache_mem_dout0[18] , |
| \u_riscv_top.dcache_mem_dout0[17] , |
| \u_riscv_top.dcache_mem_dout0[16] , |
| \u_riscv_top.dcache_mem_dout0[15] , |
| \u_riscv_top.dcache_mem_dout0[14] , |
| \u_riscv_top.dcache_mem_dout0[13] , |
| \u_riscv_top.dcache_mem_dout0[12] , |
| \u_riscv_top.dcache_mem_dout0[11] , |
| \u_riscv_top.dcache_mem_dout0[10] , |
| \u_riscv_top.dcache_mem_dout0[9] , |
| \u_riscv_top.dcache_mem_dout0[8] , |
| \u_riscv_top.dcache_mem_dout0[7] , |
| \u_riscv_top.dcache_mem_dout0[6] , |
| \u_riscv_top.dcache_mem_dout0[5] , |
| \u_riscv_top.dcache_mem_dout0[4] , |
| \u_riscv_top.dcache_mem_dout0[3] , |
| \u_riscv_top.dcache_mem_dout0[2] , |
| \u_riscv_top.dcache_mem_dout0[1] , |
| \u_riscv_top.dcache_mem_dout0[0] }), |
| .dout1({\u_riscv_top.dcache_mem_dout1[31] , |
| \u_riscv_top.dcache_mem_dout1[30] , |
| \u_riscv_top.dcache_mem_dout1[29] , |
| \u_riscv_top.dcache_mem_dout1[28] , |
| \u_riscv_top.dcache_mem_dout1[27] , |
| \u_riscv_top.dcache_mem_dout1[26] , |
| \u_riscv_top.dcache_mem_dout1[25] , |
| \u_riscv_top.dcache_mem_dout1[24] , |
| \u_riscv_top.dcache_mem_dout1[23] , |
| \u_riscv_top.dcache_mem_dout1[22] , |
| \u_riscv_top.dcache_mem_dout1[21] , |
| \u_riscv_top.dcache_mem_dout1[20] , |
| \u_riscv_top.dcache_mem_dout1[19] , |
| \u_riscv_top.dcache_mem_dout1[18] , |
| \u_riscv_top.dcache_mem_dout1[17] , |
| \u_riscv_top.dcache_mem_dout1[16] , |
| \u_riscv_top.dcache_mem_dout1[15] , |
| \u_riscv_top.dcache_mem_dout1[14] , |
| \u_riscv_top.dcache_mem_dout1[13] , |
| \u_riscv_top.dcache_mem_dout1[12] , |
| \u_riscv_top.dcache_mem_dout1[11] , |
| \u_riscv_top.dcache_mem_dout1[10] , |
| \u_riscv_top.dcache_mem_dout1[9] , |
| \u_riscv_top.dcache_mem_dout1[8] , |
| \u_riscv_top.dcache_mem_dout1[7] , |
| \u_riscv_top.dcache_mem_dout1[6] , |
| \u_riscv_top.dcache_mem_dout1[5] , |
| \u_riscv_top.dcache_mem_dout1[4] , |
| \u_riscv_top.dcache_mem_dout1[3] , |
| \u_riscv_top.dcache_mem_dout1[2] , |
| \u_riscv_top.dcache_mem_dout1[1] , |
| \u_riscv_top.dcache_mem_dout1[0] }), |
| .wmask0({\u_riscv_top.dcache_mem_wmask0[3] , |
| \u_riscv_top.dcache_mem_wmask0[2] , |
| \u_riscv_top.dcache_mem_wmask0[1] , |
| \u_riscv_top.dcache_mem_wmask0[0] })); |
| sky130_sram_2kbyte_1rw1r_32x512_8 u_icache_2kb (.csb0(\u_riscv_top.icache_mem_csb0 ), |
| .csb1(\u_riscv_top.icache_mem_csb1 ), |
| .web0(\u_riscv_top.icache_mem_web0 ), |
| .clk0(\u_riscv_top.icache_mem_clk0 ), |
| .clk1(\u_riscv_top.icache_mem_clk1 ), |
| .vccd1(vccd1), |
| .vssd1(vssd1), |
| .addr0({\u_riscv_top.icache_mem_addr0[8] , |
| \u_riscv_top.icache_mem_addr0[7] , |
| \u_riscv_top.icache_mem_addr0[6] , |
| \u_riscv_top.icache_mem_addr0[5] , |
| \u_riscv_top.icache_mem_addr0[4] , |
| \u_riscv_top.icache_mem_addr0[3] , |
| \u_riscv_top.icache_mem_addr0[2] , |
| \u_riscv_top.icache_mem_addr0[1] , |
| \u_riscv_top.icache_mem_addr0[0] }), |
| .addr1({\u_riscv_top.icache_mem_addr1[8] , |
| \u_riscv_top.icache_mem_addr1[7] , |
| \u_riscv_top.icache_mem_addr1[6] , |
| \u_riscv_top.icache_mem_addr1[5] , |
| \u_riscv_top.icache_mem_addr1[4] , |
| \u_riscv_top.icache_mem_addr1[3] , |
| \u_riscv_top.icache_mem_addr1[2] , |
| \u_riscv_top.icache_mem_addr1[1] , |
| \u_riscv_top.icache_mem_addr1[0] }), |
| .din0({\u_riscv_top.icache_mem_din0[31] , |
| \u_riscv_top.icache_mem_din0[30] , |
| \u_riscv_top.icache_mem_din0[29] , |
| \u_riscv_top.icache_mem_din0[28] , |
| \u_riscv_top.icache_mem_din0[27] , |
| \u_riscv_top.icache_mem_din0[26] , |
| \u_riscv_top.icache_mem_din0[25] , |
| \u_riscv_top.icache_mem_din0[24] , |
| \u_riscv_top.icache_mem_din0[23] , |
| \u_riscv_top.icache_mem_din0[22] , |
| \u_riscv_top.icache_mem_din0[21] , |
| \u_riscv_top.icache_mem_din0[20] , |
| \u_riscv_top.icache_mem_din0[19] , |
| \u_riscv_top.icache_mem_din0[18] , |
| \u_riscv_top.icache_mem_din0[17] , |
| \u_riscv_top.icache_mem_din0[16] , |
| \u_riscv_top.icache_mem_din0[15] , |
| \u_riscv_top.icache_mem_din0[14] , |
| \u_riscv_top.icache_mem_din0[13] , |
| \u_riscv_top.icache_mem_din0[12] , |
| \u_riscv_top.icache_mem_din0[11] , |
| \u_riscv_top.icache_mem_din0[10] , |
| \u_riscv_top.icache_mem_din0[9] , |
| \u_riscv_top.icache_mem_din0[8] , |
| \u_riscv_top.icache_mem_din0[7] , |
| \u_riscv_top.icache_mem_din0[6] , |
| \u_riscv_top.icache_mem_din0[5] , |
| \u_riscv_top.icache_mem_din0[4] , |
| \u_riscv_top.icache_mem_din0[3] , |
| \u_riscv_top.icache_mem_din0[2] , |
| \u_riscv_top.icache_mem_din0[1] , |
| \u_riscv_top.icache_mem_din0[0] }), |
| .dout0({_NC1, |
| _NC2, |
| _NC3, |
| _NC4, |
| _NC5, |
| _NC6, |
| _NC7, |
| _NC8, |
| _NC9, |
| _NC10, |
| _NC11, |
| _NC12, |
| _NC13, |
| _NC14, |
| _NC15, |
| _NC16, |
| _NC17, |
| _NC18, |
| _NC19, |
| _NC20, |
| _NC21, |
| _NC22, |
| _NC23, |
| _NC24, |
| _NC25, |
| _NC26, |
| _NC27, |
| _NC28, |
| _NC29, |
| _NC30, |
| _NC31, |
| _NC32}), |
| .dout1({\u_riscv_top.icache_mem_dout1[31] , |
| \u_riscv_top.icache_mem_dout1[30] , |
| \u_riscv_top.icache_mem_dout1[29] , |
| \u_riscv_top.icache_mem_dout1[28] , |
| \u_riscv_top.icache_mem_dout1[27] , |
| \u_riscv_top.icache_mem_dout1[26] , |
| \u_riscv_top.icache_mem_dout1[25] , |
| \u_riscv_top.icache_mem_dout1[24] , |
| \u_riscv_top.icache_mem_dout1[23] , |
| \u_riscv_top.icache_mem_dout1[22] , |
| \u_riscv_top.icache_mem_dout1[21] , |
| \u_riscv_top.icache_mem_dout1[20] , |
| \u_riscv_top.icache_mem_dout1[19] , |
| \u_riscv_top.icache_mem_dout1[18] , |
| \u_riscv_top.icache_mem_dout1[17] , |
| \u_riscv_top.icache_mem_dout1[16] , |
| \u_riscv_top.icache_mem_dout1[15] , |
| \u_riscv_top.icache_mem_dout1[14] , |
| \u_riscv_top.icache_mem_dout1[13] , |
| \u_riscv_top.icache_mem_dout1[12] , |
| \u_riscv_top.icache_mem_dout1[11] , |
| \u_riscv_top.icache_mem_dout1[10] , |
| \u_riscv_top.icache_mem_dout1[9] , |
| \u_riscv_top.icache_mem_dout1[8] , |
| \u_riscv_top.icache_mem_dout1[7] , |
| \u_riscv_top.icache_mem_dout1[6] , |
| \u_riscv_top.icache_mem_dout1[5] , |
| \u_riscv_top.icache_mem_dout1[4] , |
| \u_riscv_top.icache_mem_dout1[3] , |
| \u_riscv_top.icache_mem_dout1[2] , |
| \u_riscv_top.icache_mem_dout1[1] , |
| \u_riscv_top.icache_mem_dout1[0] }), |
| .wmask0({\u_riscv_top.icache_mem_wmask0[3] , |
| \u_riscv_top.icache_mem_wmask0[2] , |
| \u_riscv_top.icache_mem_wmask0[1] , |
| \u_riscv_top.icache_mem_wmask0[0] })); |
| wb_interconnect u_intercon (.clk_i(wbd_clk_wi_skew), |
| .m0_wbd_ack_o(wbd_int_ack_o), |
| .m0_wbd_cyc_i(wbd_int_cyc_i), |
| .m0_wbd_err_o(wbd_int_err_o), |
| .m0_wbd_stb_i(wbd_int_stb_i), |
| .m0_wbd_we_i(wbd_int_we_i), |
| .m1_wbd_ack_o(\u_riscv_top.wbd_dmem_ack_i ), |
| .m1_wbd_cyc_i(\u_riscv_top.wbd_dmem_stb_o ), |
| .m1_wbd_err_o(\u_riscv_top.wbd_dmem_err_i ), |
| .m1_wbd_stb_i(\u_riscv_top.wbd_dmem_stb_o ), |
| .m1_wbd_we_i(\u_riscv_top.wbd_dmem_we_o ), |
| .m2_wbd_ack_o(\u_riscv_top.wb_dcache_ack_i ), |
| .m2_wbd_bry_i(\u_riscv_top.wb_dcache_bry_o ), |
| .m2_wbd_cyc_i(\u_riscv_top.wb_dcache_stb_o ), |
| .m2_wbd_err_o(\u_riscv_top.wb_dcache_err_i ), |
| .m2_wbd_lack_o(\u_riscv_top.wb_dcache_lack_i ), |
| .m2_wbd_stb_i(\u_riscv_top.wb_dcache_stb_o ), |
| .m2_wbd_we_i(\u_riscv_top.wb_dcache_we_o ), |
| .m3_wbd_ack_o(\u_riscv_top.wb_icache_ack_i ), |
| .m3_wbd_bry_i(\u_riscv_top.wb_icache_bry_o ), |
| .m3_wbd_cyc_i(\u_riscv_top.wb_icache_stb_o ), |
| .m3_wbd_err_o(\u_riscv_top.wb_icache_err_i ), |
| .m3_wbd_lack_o(\u_riscv_top.wb_icache_lack_i ), |
| .m3_wbd_stb_i(\u_riscv_top.wb_icache_stb_o ), |
| .m3_wbd_we_i(\u_riscv_top.wb_icache_we_o ), |
| .rst_n(\u_riscv_top.pwrup_rst_n ), |
| .s0_wbd_ack_i(wbd_spim_ack_i), |
| .s0_wbd_bry_o(wbd_spim_bry_o), |
| .s0_wbd_cyc_o(wbd_spim_cyc_o), |
| .s0_wbd_lack_i(wbd_spim_lack_i), |
| .s0_wbd_stb_o(wbd_spim_stb_o), |
| .s0_wbd_we_o(wbd_spim_we_o), |
| .s1_wbd_ack_i(wbd_uart_ack_i), |
| .s1_wbd_cyc_o(wbd_uart_cyc_o), |
| .s1_wbd_stb_o(wbd_uart_stb_o), |
| .s1_wbd_we_o(wbd_uart_we_o), |
| .s2_wbd_ack_i(wbd_glbl_ack_i), |
| .s2_wbd_cyc_o(wbd_glbl_cyc_o), |
| .s2_wbd_stb_o(wbd_glbl_stb_o), |
| .s2_wbd_we_o(wbd_glbl_we_o), |
| .vccd1(vccd1), |
| .vssd1(vssd1), |
| .wbd_clk_int(wbd_clk_int), |
| .wbd_clk_wi(wbd_clk_wi_skew), |
| .cfg_cska_wi({\cfg_clk_ctrl1[3] , |
| \cfg_clk_ctrl1[2] , |
| \cfg_clk_ctrl1[1] , |
| \cfg_clk_ctrl1[0] }), |
| .ch_clk_in({wbd_clk_int, |
| wbd_clk_int, |
| wbd_clk_int, |
| wbd_clk_int}), |
| .ch_clk_out({wbd_clk_pinmux_rp, |
| wbd_clk_uart_rp, |
| wbd_clk_qspi_rp, |
| \u_riscv_top.wbd_clk_int }), |
| .ch_data_in({soft_irq, |
| \irq_lines[15] , |
| \irq_lines[14] , |
| \irq_lines[13] , |
| \irq_lines[12] , |
| \irq_lines[11] , |
| \irq_lines[10] , |
| \irq_lines[9] , |
| \irq_lines[8] , |
| \irq_lines[7] , |
| \irq_lines[6] , |
| \irq_lines[5] , |
| \irq_lines[4] , |
| \irq_lines[3] , |
| \irq_lines[2] , |
| \irq_lines[1] , |
| \irq_lines[0] , |
| \cfg_clk_ctrl1[27] , |
| \cfg_clk_ctrl1[26] , |
| \cfg_clk_ctrl1[25] , |
| \cfg_clk_ctrl1[24] , |
| \cfg_clk_ctrl1[23] , |
| \cfg_clk_ctrl1[22] , |
| \cfg_clk_ctrl1[21] , |
| \cfg_clk_ctrl1[20] , |
| \cfg_clk_ctrl1[19] , |
| \cfg_clk_ctrl1[18] , |
| \cfg_clk_ctrl1[17] , |
| \cfg_clk_ctrl1[16] , |
| \cfg_clk_ctrl1[15] , |
| \cfg_clk_ctrl1[14] , |
| \cfg_clk_ctrl1[13] , |
| \cfg_clk_ctrl1[12] , |
| \cfg_clk_ctrl1[11] , |
| \cfg_clk_ctrl1[10] , |
| \cfg_clk_ctrl1[9] , |
| \cfg_clk_ctrl1[8] }), |
| .ch_data_out({\u_riscv_top.soft_irq , |
| \u_riscv_top.irq_lines[15] , |
| \u_riscv_top.irq_lines[14] , |
| \u_riscv_top.irq_lines[13] , |
| \u_riscv_top.irq_lines[12] , |
| \u_riscv_top.irq_lines[11] , |
| \u_riscv_top.irq_lines[10] , |
| \u_riscv_top.irq_lines[9] , |
| \u_riscv_top.irq_lines[8] , |
| \u_riscv_top.irq_lines[7] , |
| \u_riscv_top.irq_lines[6] , |
| \u_riscv_top.irq_lines[5] , |
| \u_riscv_top.irq_lines[4] , |
| \u_riscv_top.irq_lines[3] , |
| \u_riscv_top.irq_lines[2] , |
| \u_riscv_top.irq_lines[1] , |
| \u_riscv_top.irq_lines[0] , |
| \cfg_cska_qspi_co_rp[3] , |
| \cfg_cska_qspi_co_rp[2] , |
| \cfg_cska_qspi_co_rp[1] , |
| \cfg_cska_qspi_co_rp[0] , |
| \cfg_cska_pinmux_rp[3] , |
| \cfg_cska_pinmux_rp[2] , |
| \cfg_cska_pinmux_rp[1] , |
| \cfg_cska_pinmux_rp[0] , |
| \cfg_cska_uart_rp[3] , |
| \cfg_cska_uart_rp[2] , |
| \cfg_cska_uart_rp[1] , |
| \cfg_cska_uart_rp[0] , |
| \cfg_cska_qspi_rp[3] , |
| \cfg_cska_qspi_rp[2] , |
| \cfg_cska_qspi_rp[1] , |
| \cfg_cska_qspi_rp[0] , |
| \u_riscv_top.cfg_cska_riscv[3] , |
| \u_riscv_top.cfg_cska_riscv[2] , |
| \u_riscv_top.cfg_cska_riscv[1] , |
| \u_riscv_top.cfg_cska_riscv[0] }), |
| .m0_wbd_adr_i({\wbd_int_adr_i[31] , |
| \wbd_int_adr_i[30] , |
| \wbd_int_adr_i[29] , |
| \wbd_int_adr_i[28] , |
| \wbd_int_adr_i[27] , |
| \wbd_int_adr_i[26] , |
| \wbd_int_adr_i[25] , |
| \wbd_int_adr_i[24] , |
| \wbd_int_adr_i[23] , |
| \wbd_int_adr_i[22] , |
| \wbd_int_adr_i[21] , |
| \wbd_int_adr_i[20] , |
| \wbd_int_adr_i[19] , |
| \wbd_int_adr_i[18] , |
| \wbd_int_adr_i[17] , |
| \wbd_int_adr_i[16] , |
| \wbd_int_adr_i[15] , |
| \wbd_int_adr_i[14] , |
| \wbd_int_adr_i[13] , |
| \wbd_int_adr_i[12] , |
| \wbd_int_adr_i[11] , |
| \wbd_int_adr_i[10] , |
| \wbd_int_adr_i[9] , |
| \wbd_int_adr_i[8] , |
| \wbd_int_adr_i[7] , |
| \wbd_int_adr_i[6] , |
| \wbd_int_adr_i[5] , |
| \wbd_int_adr_i[4] , |
| \wbd_int_adr_i[3] , |
| \wbd_int_adr_i[2] , |
| \wbd_int_adr_i[1] , |
| \wbd_int_adr_i[0] }), |
| .m0_wbd_dat_i({\wbd_int_dat_i[31] , |
| \wbd_int_dat_i[30] , |
| \wbd_int_dat_i[29] , |
| \wbd_int_dat_i[28] , |
| \wbd_int_dat_i[27] , |
| \wbd_int_dat_i[26] , |
| \wbd_int_dat_i[25] , |
| \wbd_int_dat_i[24] , |
| \wbd_int_dat_i[23] , |
| \wbd_int_dat_i[22] , |
| \wbd_int_dat_i[21] , |
| \wbd_int_dat_i[20] , |
| \wbd_int_dat_i[19] , |
| \wbd_int_dat_i[18] , |
| \wbd_int_dat_i[17] , |
| \wbd_int_dat_i[16] , |
| \wbd_int_dat_i[15] , |
| \wbd_int_dat_i[14] , |
| \wbd_int_dat_i[13] , |
| \wbd_int_dat_i[12] , |
| \wbd_int_dat_i[11] , |
| \wbd_int_dat_i[10] , |
| \wbd_int_dat_i[9] , |
| \wbd_int_dat_i[8] , |
| \wbd_int_dat_i[7] , |
| \wbd_int_dat_i[6] , |
| \wbd_int_dat_i[5] , |
| \wbd_int_dat_i[4] , |
| \wbd_int_dat_i[3] , |
| \wbd_int_dat_i[2] , |
| \wbd_int_dat_i[1] , |
| \wbd_int_dat_i[0] }), |
| .m0_wbd_dat_o({\wbd_int_dat_o[31] , |
| \wbd_int_dat_o[30] , |
| \wbd_int_dat_o[29] , |
| \wbd_int_dat_o[28] , |
| \wbd_int_dat_o[27] , |
| \wbd_int_dat_o[26] , |
| \wbd_int_dat_o[25] , |
| \wbd_int_dat_o[24] , |
| \wbd_int_dat_o[23] , |
| \wbd_int_dat_o[22] , |
| \wbd_int_dat_o[21] , |
| \wbd_int_dat_o[20] , |
| \wbd_int_dat_o[19] , |
| \wbd_int_dat_o[18] , |
| \wbd_int_dat_o[17] , |
| \wbd_int_dat_o[16] , |
| \wbd_int_dat_o[15] , |
| \wbd_int_dat_o[14] , |
| \wbd_int_dat_o[13] , |
| \wbd_int_dat_o[12] , |
| \wbd_int_dat_o[11] , |
| \wbd_int_dat_o[10] , |
| \wbd_int_dat_o[9] , |
| \wbd_int_dat_o[8] , |
| \wbd_int_dat_o[7] , |
| \wbd_int_dat_o[6] , |
| \wbd_int_dat_o[5] , |
| \wbd_int_dat_o[4] , |
| \wbd_int_dat_o[3] , |
| \wbd_int_dat_o[2] , |
| \wbd_int_dat_o[1] , |
| \wbd_int_dat_o[0] }), |
| .m0_wbd_sel_i({\wbd_int_sel_i[3] , |
| \wbd_int_sel_i[2] , |
| \wbd_int_sel_i[1] , |
| \wbd_int_sel_i[0] }), |
| .m1_wbd_adr_i({\u_riscv_top.wbd_dmem_adr_o[31] , |
| \u_riscv_top.wbd_dmem_adr_o[30] , |
| \u_riscv_top.wbd_dmem_adr_o[29] , |
| \u_riscv_top.wbd_dmem_adr_o[28] , |
| \u_riscv_top.wbd_dmem_adr_o[27] , |
| \u_riscv_top.wbd_dmem_adr_o[26] , |
| \u_riscv_top.wbd_dmem_adr_o[25] , |
| \u_riscv_top.wbd_dmem_adr_o[24] , |
| \u_riscv_top.wbd_dmem_adr_o[23] , |
| \u_riscv_top.wbd_dmem_adr_o[22] , |
| \u_riscv_top.wbd_dmem_adr_o[21] , |
| \u_riscv_top.wbd_dmem_adr_o[20] , |
| \u_riscv_top.wbd_dmem_adr_o[19] , |
| \u_riscv_top.wbd_dmem_adr_o[18] , |
| \u_riscv_top.wbd_dmem_adr_o[17] , |
| \u_riscv_top.wbd_dmem_adr_o[16] , |
| \u_riscv_top.wbd_dmem_adr_o[15] , |
| \u_riscv_top.wbd_dmem_adr_o[14] , |
| \u_riscv_top.wbd_dmem_adr_o[13] , |
| \u_riscv_top.wbd_dmem_adr_o[12] , |
| \u_riscv_top.wbd_dmem_adr_o[11] , |
| \u_riscv_top.wbd_dmem_adr_o[10] , |
| \u_riscv_top.wbd_dmem_adr_o[9] , |
| \u_riscv_top.wbd_dmem_adr_o[8] , |
| \u_riscv_top.wbd_dmem_adr_o[7] , |
| \u_riscv_top.wbd_dmem_adr_o[6] , |
| \u_riscv_top.wbd_dmem_adr_o[5] , |
| \u_riscv_top.wbd_dmem_adr_o[4] , |
| \u_riscv_top.wbd_dmem_adr_o[3] , |
| \u_riscv_top.wbd_dmem_adr_o[2] , |
| \u_riscv_top.wbd_dmem_adr_o[1] , |
| \u_riscv_top.wbd_dmem_adr_o[0] }), |
| .m1_wbd_dat_i({\u_riscv_top.wbd_dmem_dat_o[31] , |
| \u_riscv_top.wbd_dmem_dat_o[30] , |
| \u_riscv_top.wbd_dmem_dat_o[29] , |
| \u_riscv_top.wbd_dmem_dat_o[28] , |
| \u_riscv_top.wbd_dmem_dat_o[27] , |
| \u_riscv_top.wbd_dmem_dat_o[26] , |
| \u_riscv_top.wbd_dmem_dat_o[25] , |
| \u_riscv_top.wbd_dmem_dat_o[24] , |
| \u_riscv_top.wbd_dmem_dat_o[23] , |
| \u_riscv_top.wbd_dmem_dat_o[22] , |
| \u_riscv_top.wbd_dmem_dat_o[21] , |
| \u_riscv_top.wbd_dmem_dat_o[20] , |
| \u_riscv_top.wbd_dmem_dat_o[19] , |
| \u_riscv_top.wbd_dmem_dat_o[18] , |
| \u_riscv_top.wbd_dmem_dat_o[17] , |
| \u_riscv_top.wbd_dmem_dat_o[16] , |
| \u_riscv_top.wbd_dmem_dat_o[15] , |
| \u_riscv_top.wbd_dmem_dat_o[14] , |
| \u_riscv_top.wbd_dmem_dat_o[13] , |
| \u_riscv_top.wbd_dmem_dat_o[12] , |
| \u_riscv_top.wbd_dmem_dat_o[11] , |
| \u_riscv_top.wbd_dmem_dat_o[10] , |
| \u_riscv_top.wbd_dmem_dat_o[9] , |
| \u_riscv_top.wbd_dmem_dat_o[8] , |
| \u_riscv_top.wbd_dmem_dat_o[7] , |
| \u_riscv_top.wbd_dmem_dat_o[6] , |
| \u_riscv_top.wbd_dmem_dat_o[5] , |
| \u_riscv_top.wbd_dmem_dat_o[4] , |
| \u_riscv_top.wbd_dmem_dat_o[3] , |
| \u_riscv_top.wbd_dmem_dat_o[2] , |
| \u_riscv_top.wbd_dmem_dat_o[1] , |
| \u_riscv_top.wbd_dmem_dat_o[0] }), |
| .m1_wbd_dat_o({\u_riscv_top.wbd_dmem_dat_i[31] , |
| \u_riscv_top.wbd_dmem_dat_i[30] , |
| \u_riscv_top.wbd_dmem_dat_i[29] , |
| \u_riscv_top.wbd_dmem_dat_i[28] , |
| \u_riscv_top.wbd_dmem_dat_i[27] , |
| \u_riscv_top.wbd_dmem_dat_i[26] , |
| \u_riscv_top.wbd_dmem_dat_i[25] , |
| \u_riscv_top.wbd_dmem_dat_i[24] , |
| \u_riscv_top.wbd_dmem_dat_i[23] , |
| \u_riscv_top.wbd_dmem_dat_i[22] , |
| \u_riscv_top.wbd_dmem_dat_i[21] , |
| \u_riscv_top.wbd_dmem_dat_i[20] , |
| \u_riscv_top.wbd_dmem_dat_i[19] , |
| \u_riscv_top.wbd_dmem_dat_i[18] , |
| \u_riscv_top.wbd_dmem_dat_i[17] , |
| \u_riscv_top.wbd_dmem_dat_i[16] , |
| \u_riscv_top.wbd_dmem_dat_i[15] , |
| \u_riscv_top.wbd_dmem_dat_i[14] , |
| \u_riscv_top.wbd_dmem_dat_i[13] , |
| \u_riscv_top.wbd_dmem_dat_i[12] , |
| \u_riscv_top.wbd_dmem_dat_i[11] , |
| \u_riscv_top.wbd_dmem_dat_i[10] , |
| \u_riscv_top.wbd_dmem_dat_i[9] , |
| \u_riscv_top.wbd_dmem_dat_i[8] , |
| \u_riscv_top.wbd_dmem_dat_i[7] , |
| \u_riscv_top.wbd_dmem_dat_i[6] , |
| \u_riscv_top.wbd_dmem_dat_i[5] , |
| \u_riscv_top.wbd_dmem_dat_i[4] , |
| \u_riscv_top.wbd_dmem_dat_i[3] , |
| \u_riscv_top.wbd_dmem_dat_i[2] , |
| \u_riscv_top.wbd_dmem_dat_i[1] , |
| \u_riscv_top.wbd_dmem_dat_i[0] }), |
| .m1_wbd_sel_i({\u_riscv_top.wbd_dmem_sel_o[3] , |
| \u_riscv_top.wbd_dmem_sel_o[2] , |
| \u_riscv_top.wbd_dmem_sel_o[1] , |
| \u_riscv_top.wbd_dmem_sel_o[0] }), |
| .m2_wbd_adr_i({\u_riscv_top.wb_dcache_adr_o[31] , |
| \u_riscv_top.wb_dcache_adr_o[30] , |
| \u_riscv_top.wb_dcache_adr_o[29] , |
| \u_riscv_top.wb_dcache_adr_o[28] , |
| \u_riscv_top.wb_dcache_adr_o[27] , |
| \u_riscv_top.wb_dcache_adr_o[26] , |
| \u_riscv_top.wb_dcache_adr_o[25] , |
| \u_riscv_top.wb_dcache_adr_o[24] , |
| \u_riscv_top.wb_dcache_adr_o[23] , |
| \u_riscv_top.wb_dcache_adr_o[22] , |
| \u_riscv_top.wb_dcache_adr_o[21] , |
| \u_riscv_top.wb_dcache_adr_o[20] , |
| \u_riscv_top.wb_dcache_adr_o[19] , |
| \u_riscv_top.wb_dcache_adr_o[18] , |
| \u_riscv_top.wb_dcache_adr_o[17] , |
| \u_riscv_top.wb_dcache_adr_o[16] , |
| \u_riscv_top.wb_dcache_adr_o[15] , |
| \u_riscv_top.wb_dcache_adr_o[14] , |
| \u_riscv_top.wb_dcache_adr_o[13] , |
| \u_riscv_top.wb_dcache_adr_o[12] , |
| \u_riscv_top.wb_dcache_adr_o[11] , |
| \u_riscv_top.wb_dcache_adr_o[10] , |
| \u_riscv_top.wb_dcache_adr_o[9] , |
| \u_riscv_top.wb_dcache_adr_o[8] , |
| \u_riscv_top.wb_dcache_adr_o[7] , |
| \u_riscv_top.wb_dcache_adr_o[6] , |
| \u_riscv_top.wb_dcache_adr_o[5] , |
| \u_riscv_top.wb_dcache_adr_o[4] , |
| \u_riscv_top.wb_dcache_adr_o[3] , |
| \u_riscv_top.wb_dcache_adr_o[2] , |
| \u_riscv_top.wb_dcache_adr_o[1] , |
| \u_riscv_top.wb_dcache_adr_o[0] }), |
| .m2_wbd_bl_i({\u_riscv_top.wb_dcache_bl_o[9] , |
| \u_riscv_top.wb_dcache_bl_o[8] , |
| \u_riscv_top.wb_dcache_bl_o[7] , |
| \u_riscv_top.wb_dcache_bl_o[6] , |
| \u_riscv_top.wb_dcache_bl_o[5] , |
| \u_riscv_top.wb_dcache_bl_o[4] , |
| \u_riscv_top.wb_dcache_bl_o[3] , |
| \u_riscv_top.wb_dcache_bl_o[2] , |
| \u_riscv_top.wb_dcache_bl_o[1] , |
| \u_riscv_top.wb_dcache_bl_o[0] }), |
| .m2_wbd_dat_i({\u_riscv_top.wb_dcache_dat_o[31] , |
| \u_riscv_top.wb_dcache_dat_o[30] , |
| \u_riscv_top.wb_dcache_dat_o[29] , |
| \u_riscv_top.wb_dcache_dat_o[28] , |
| \u_riscv_top.wb_dcache_dat_o[27] , |
| \u_riscv_top.wb_dcache_dat_o[26] , |
| \u_riscv_top.wb_dcache_dat_o[25] , |
| \u_riscv_top.wb_dcache_dat_o[24] , |
| \u_riscv_top.wb_dcache_dat_o[23] , |
| \u_riscv_top.wb_dcache_dat_o[22] , |
| \u_riscv_top.wb_dcache_dat_o[21] , |
| \u_riscv_top.wb_dcache_dat_o[20] , |
| \u_riscv_top.wb_dcache_dat_o[19] , |
| \u_riscv_top.wb_dcache_dat_o[18] , |
| \u_riscv_top.wb_dcache_dat_o[17] , |
| \u_riscv_top.wb_dcache_dat_o[16] , |
| \u_riscv_top.wb_dcache_dat_o[15] , |
| \u_riscv_top.wb_dcache_dat_o[14] , |
| \u_riscv_top.wb_dcache_dat_o[13] , |
| \u_riscv_top.wb_dcache_dat_o[12] , |
| \u_riscv_top.wb_dcache_dat_o[11] , |
| \u_riscv_top.wb_dcache_dat_o[10] , |
| \u_riscv_top.wb_dcache_dat_o[9] , |
| \u_riscv_top.wb_dcache_dat_o[8] , |
| \u_riscv_top.wb_dcache_dat_o[7] , |
| \u_riscv_top.wb_dcache_dat_o[6] , |
| \u_riscv_top.wb_dcache_dat_o[5] , |
| \u_riscv_top.wb_dcache_dat_o[4] , |
| \u_riscv_top.wb_dcache_dat_o[3] , |
| \u_riscv_top.wb_dcache_dat_o[2] , |
| \u_riscv_top.wb_dcache_dat_o[1] , |
| \u_riscv_top.wb_dcache_dat_o[0] }), |
| .m2_wbd_dat_o({\u_riscv_top.wb_dcache_dat_i[31] , |
| \u_riscv_top.wb_dcache_dat_i[30] , |
| \u_riscv_top.wb_dcache_dat_i[29] , |
| \u_riscv_top.wb_dcache_dat_i[28] , |
| \u_riscv_top.wb_dcache_dat_i[27] , |
| \u_riscv_top.wb_dcache_dat_i[26] , |
| \u_riscv_top.wb_dcache_dat_i[25] , |
| \u_riscv_top.wb_dcache_dat_i[24] , |
| \u_riscv_top.wb_dcache_dat_i[23] , |
| \u_riscv_top.wb_dcache_dat_i[22] , |
| \u_riscv_top.wb_dcache_dat_i[21] , |
| \u_riscv_top.wb_dcache_dat_i[20] , |
| \u_riscv_top.wb_dcache_dat_i[19] , |
| \u_riscv_top.wb_dcache_dat_i[18] , |
| \u_riscv_top.wb_dcache_dat_i[17] , |
| \u_riscv_top.wb_dcache_dat_i[16] , |
| \u_riscv_top.wb_dcache_dat_i[15] , |
| \u_riscv_top.wb_dcache_dat_i[14] , |
| \u_riscv_top.wb_dcache_dat_i[13] , |
| \u_riscv_top.wb_dcache_dat_i[12] , |
| \u_riscv_top.wb_dcache_dat_i[11] , |
| \u_riscv_top.wb_dcache_dat_i[10] , |
| \u_riscv_top.wb_dcache_dat_i[9] , |
| \u_riscv_top.wb_dcache_dat_i[8] , |
| \u_riscv_top.wb_dcache_dat_i[7] , |
| \u_riscv_top.wb_dcache_dat_i[6] , |
| \u_riscv_top.wb_dcache_dat_i[5] , |
| \u_riscv_top.wb_dcache_dat_i[4] , |
| \u_riscv_top.wb_dcache_dat_i[3] , |
| \u_riscv_top.wb_dcache_dat_i[2] , |
| \u_riscv_top.wb_dcache_dat_i[1] , |
| \u_riscv_top.wb_dcache_dat_i[0] }), |
| .m2_wbd_sel_i({\u_riscv_top.wb_dcache_sel_o[3] , |
| \u_riscv_top.wb_dcache_sel_o[2] , |
| \u_riscv_top.wb_dcache_sel_o[1] , |
| \u_riscv_top.wb_dcache_sel_o[0] }), |
| .m3_wbd_adr_i({\u_riscv_top.wb_icache_adr_o[31] , |
| \u_riscv_top.wb_icache_adr_o[30] , |
| \u_riscv_top.wb_icache_adr_o[29] , |
| \u_riscv_top.wb_icache_adr_o[28] , |
| \u_riscv_top.wb_icache_adr_o[27] , |
| \u_riscv_top.wb_icache_adr_o[26] , |
| \u_riscv_top.wb_icache_adr_o[25] , |
| \u_riscv_top.wb_icache_adr_o[24] , |
| \u_riscv_top.wb_icache_adr_o[23] , |
| \u_riscv_top.wb_icache_adr_o[22] , |
| \u_riscv_top.wb_icache_adr_o[21] , |
| \u_riscv_top.wb_icache_adr_o[20] , |
| \u_riscv_top.wb_icache_adr_o[19] , |
| \u_riscv_top.wb_icache_adr_o[18] , |
| \u_riscv_top.wb_icache_adr_o[17] , |
| \u_riscv_top.wb_icache_adr_o[16] , |
| \u_riscv_top.wb_icache_adr_o[15] , |
| \u_riscv_top.wb_icache_adr_o[14] , |
| \u_riscv_top.wb_icache_adr_o[13] , |
| \u_riscv_top.wb_icache_adr_o[12] , |
| \u_riscv_top.wb_icache_adr_o[11] , |
| \u_riscv_top.wb_icache_adr_o[10] , |
| \u_riscv_top.wb_icache_adr_o[9] , |
| \u_riscv_top.wb_icache_adr_o[8] , |
| \u_riscv_top.wb_icache_adr_o[7] , |
| \u_riscv_top.wb_icache_adr_o[6] , |
| \u_riscv_top.wb_icache_adr_o[5] , |
| \u_riscv_top.wb_icache_adr_o[4] , |
| \u_riscv_top.wb_icache_adr_o[3] , |
| \u_riscv_top.wb_icache_adr_o[2] , |
| \u_riscv_top.wb_icache_adr_o[1] , |
| \u_riscv_top.wb_icache_adr_o[0] }), |
| .m3_wbd_bl_i({\u_riscv_top.wb_icache_bl_o[9] , |
| \u_riscv_top.wb_icache_bl_o[8] , |
| \u_riscv_top.wb_icache_bl_o[7] , |
| \u_riscv_top.wb_icache_bl_o[6] , |
| \u_riscv_top.wb_icache_bl_o[5] , |
| \u_riscv_top.wb_icache_bl_o[4] , |
| \u_riscv_top.wb_icache_bl_o[3] , |
| \u_riscv_top.wb_icache_bl_o[2] , |
| \u_riscv_top.wb_icache_bl_o[1] , |
| \u_riscv_top.wb_icache_bl_o[0] }), |
| .m3_wbd_dat_o({\u_riscv_top.wb_icache_dat_i[31] , |
| \u_riscv_top.wb_icache_dat_i[30] , |
| \u_riscv_top.wb_icache_dat_i[29] , |
| \u_riscv_top.wb_icache_dat_i[28] , |
| \u_riscv_top.wb_icache_dat_i[27] , |
| \u_riscv_top.wb_icache_dat_i[26] , |
| \u_riscv_top.wb_icache_dat_i[25] , |
| \u_riscv_top.wb_icache_dat_i[24] , |
| \u_riscv_top.wb_icache_dat_i[23] , |
| \u_riscv_top.wb_icache_dat_i[22] , |
| \u_riscv_top.wb_icache_dat_i[21] , |
| \u_riscv_top.wb_icache_dat_i[20] , |
| \u_riscv_top.wb_icache_dat_i[19] , |
| \u_riscv_top.wb_icache_dat_i[18] , |
| \u_riscv_top.wb_icache_dat_i[17] , |
| \u_riscv_top.wb_icache_dat_i[16] , |
| \u_riscv_top.wb_icache_dat_i[15] , |
| \u_riscv_top.wb_icache_dat_i[14] , |
| \u_riscv_top.wb_icache_dat_i[13] , |
| \u_riscv_top.wb_icache_dat_i[12] , |
| \u_riscv_top.wb_icache_dat_i[11] , |
| \u_riscv_top.wb_icache_dat_i[10] , |
| \u_riscv_top.wb_icache_dat_i[9] , |
| \u_riscv_top.wb_icache_dat_i[8] , |
| \u_riscv_top.wb_icache_dat_i[7] , |
| \u_riscv_top.wb_icache_dat_i[6] , |
| \u_riscv_top.wb_icache_dat_i[5] , |
| \u_riscv_top.wb_icache_dat_i[4] , |
| \u_riscv_top.wb_icache_dat_i[3] , |
| \u_riscv_top.wb_icache_dat_i[2] , |
| \u_riscv_top.wb_icache_dat_i[1] , |
| \u_riscv_top.wb_icache_dat_i[0] }), |
| .m3_wbd_sel_i({\u_riscv_top.wb_icache_sel_o[3] , |
| \u_riscv_top.wb_icache_sel_o[2] , |
| \u_riscv_top.wb_icache_sel_o[1] , |
| \u_riscv_top.wb_icache_sel_o[0] }), |
| .s0_wbd_adr_o({\wbd_spim_adr_o[31] , |
| \wbd_spim_adr_o[30] , |
| \wbd_spim_adr_o[29] , |
| \wbd_spim_adr_o[28] , |
| \wbd_spim_adr_o[27] , |
| \wbd_spim_adr_o[26] , |
| \wbd_spim_adr_o[25] , |
| \wbd_spim_adr_o[24] , |
| \wbd_spim_adr_o[23] , |
| \wbd_spim_adr_o[22] , |
| \wbd_spim_adr_o[21] , |
| \wbd_spim_adr_o[20] , |
| \wbd_spim_adr_o[19] , |
| \wbd_spim_adr_o[18] , |
| \wbd_spim_adr_o[17] , |
| \wbd_spim_adr_o[16] , |
| \wbd_spim_adr_o[15] , |
| \wbd_spim_adr_o[14] , |
| \wbd_spim_adr_o[13] , |
| \wbd_spim_adr_o[12] , |
| \wbd_spim_adr_o[11] , |
| \wbd_spim_adr_o[10] , |
| \wbd_spim_adr_o[9] , |
| \wbd_spim_adr_o[8] , |
| \wbd_spim_adr_o[7] , |
| \wbd_spim_adr_o[6] , |
| \wbd_spim_adr_o[5] , |
| \wbd_spim_adr_o[4] , |
| \wbd_spim_adr_o[3] , |
| \wbd_spim_adr_o[2] , |
| \wbd_spim_adr_o[1] , |
| \wbd_spim_adr_o[0] }), |
| .s0_wbd_bl_o({\wbd_spim_bl_o[9] , |
| \wbd_spim_bl_o[8] , |
| \wbd_spim_bl_o[7] , |
| \wbd_spim_bl_o[6] , |
| \wbd_spim_bl_o[5] , |
| \wbd_spim_bl_o[4] , |
| \wbd_spim_bl_o[3] , |
| \wbd_spim_bl_o[2] , |
| \wbd_spim_bl_o[1] , |
| \wbd_spim_bl_o[0] }), |
| .s0_wbd_dat_i({\wbd_spim_dat_i[31] , |
| \wbd_spim_dat_i[30] , |
| \wbd_spim_dat_i[29] , |
| \wbd_spim_dat_i[28] , |
| \wbd_spim_dat_i[27] , |
| \wbd_spim_dat_i[26] , |
| \wbd_spim_dat_i[25] , |
| \wbd_spim_dat_i[24] , |
| \wbd_spim_dat_i[23] , |
| \wbd_spim_dat_i[22] , |
| \wbd_spim_dat_i[21] , |
| \wbd_spim_dat_i[20] , |
| \wbd_spim_dat_i[19] , |
| \wbd_spim_dat_i[18] , |
| \wbd_spim_dat_i[17] , |
| \wbd_spim_dat_i[16] , |
| \wbd_spim_dat_i[15] , |
| \wbd_spim_dat_i[14] , |
| \wbd_spim_dat_i[13] , |
| \wbd_spim_dat_i[12] , |
| \wbd_spim_dat_i[11] , |
| \wbd_spim_dat_i[10] , |
| \wbd_spim_dat_i |