blob: 9d5388ef72125e8afbd4116b09a28f85c54b5db1 [file] [log] [blame]
2021-12-31 15:02:29 - [INFO] - {{Project Git Info}} Repository: https://github.com/rohinthram/opamp_tapeout_mpw4.git | Branch: master | Commit: fe9dcc3da034fd4375ce44efcdf76b9aa728e240
2021-12-31 15:02:29 - [INFO] - {{EXTRACTING GDS}} Extracting GDS files in: two_stage_cmos_opamp
2021-12-31 15:02:29 - [INFO] - {{Project GDS Info}} user_analog_project_wrapper: dfeab3a5b61af9e91251b89dfb35e59b209952c8
2021-12-31 15:02:29 - [INFO] - {{Tools Info}} KLayout: v0.27.5 | Magic: v8.3.245
2021-12-31 15:02:30 - [INFO] - {{PDKs Info}} Open PDKs: 476f7428f7f686de51a5164c702629a9b9f2da46 | Skywater PDK: c094b6e83a4f9298e47f696ec5a7fd53535ec5eb
2021-12-31 15:02:30 - [INFO] - {{START}} Precheck Started, the full log 'precheck.log' will be located in 'two_stage_cmos_opamp/jobs/mpw_precheck/a436ec9e-6885-4b73-8d26-efd2bc904ae9/logs'
2021-12-31 15:02:30 - [INFO] - {{PRECHECK SEQUENCE}} Precheck will run the following checks: License Makefile Default Documentation Consistency XOR Magic DRC Klayout FEOL Klayout BEOL Klayout Offgrid Klayout Metal Minimum Clear Area Density Klayout Pin Label Purposes Overlapping Drawing Klayout ZeroArea
2021-12-31 15:02:30 - [INFO] - {{STEP UPDATE}} Executing Check 1 of 13: License
2021-12-31 15:02:30 - [INFO] - An approved LICENSE (Apache-2.0) was found in two_stage_cmos_opamp.
2021-12-31 15:02:30 - [INFO] - {{MAIN LICENSE CHECK PASSED}} An approved LICENSE was found in project root.
2021-12-31 15:02:31 - [INFO] - An approved LICENSE (Apache-2.0) was found in two_stage_cmos_opamp.
2021-12-31 15:02:31 - [INFO] - {{SUBMODULES LICENSE CHECK PASSED}} No prohibited LICENSE file(s) was found in project submodules
2021-12-31 15:02:31 - [WARNING] - {{SPDX COMPLIANCE CHECK FAILED}} Found 31 non-compliant file(s) with the SPDX Standard.
2021-12-31 15:02:31 - [INFO] - SPDX COMPLIANCE: NON-COMPLIANT FILE(S) PREVIEW: ['two_stage_cmos_opamp/Makefile', 'two_stage_cmos_opamp/docs/environment.yml', 'two_stage_cmos_opamp/docs/Makefile', 'two_stage_cmos_opamp/docs/source/index.rst', 'two_stage_cmos_opamp/docs/source/conf.py', 'two_stage_cmos_opamp/verilog/dv/Makefile', 'two_stage_cmos_opamp/verilog/dv/mprj_por/mprj_por_tb.v', 'two_stage_cmos_opamp/verilog/dv/mprj_por/Makefile', 'two_stage_cmos_opamp/verilog/dv/mprj_por/mprj_por.c', 'two_stage_cmos_opamp/verilog/rtl/example_por.v', 'two_stage_cmos_opamp/verilog/rtl/uprj_analog_netlists.v', 'two_stage_cmos_opamp/verilog/rtl/user_analog_proj_example.v', 'two_stage_cmos_opamp/verilog/rtl/user_analog_project_wrapper.v', 'two_stage_cmos_opamp/mag/user_analog_project_wrapper.ext', 'two_stage_cmos_opamp/mag/layout_opamp_3.ext']
2021-12-31 15:02:31 - [INFO] - For the full SPDX compliance report check: two_stage_cmos_opamp/jobs/mpw_precheck/a436ec9e-6885-4b73-8d26-efd2bc904ae9/logs/spdx_compliance_report.log
2021-12-31 15:02:31 - [INFO] - {{STEP UPDATE}} Executing Check 2 of 13: Makefile
2021-12-31 15:02:31 - [INFO] - {{MAKEFILE CHECK PASSED}} Makefile valid.
2021-12-31 15:02:31 - [INFO] - {{STEP UPDATE}} Executing Check 3 of 13: Default
2021-12-31 15:02:31 - [INFO] - {{README DEFAULT CHECK PASSED}} Project 'README.md' was modified and is not identical to the default 'README.md'
2021-12-31 15:02:32 - [INFO] - {{CONTENT DEFAULT CHECK PASSED}} Project 'gds' was modified and is not identical to the default 'gds'
2021-12-31 15:02:32 - [INFO] - {{STEP UPDATE}} Executing Check 4 of 13: Documentation
2021-12-31 15:02:32 - [INFO] - {{DOCUMENTATION CHECK PASSED}} Project documentation is appropriate.
2021-12-31 15:02:32 - [INFO] - {{STEP UPDATE}} Executing Check 5 of 13: Consistency
2021-12-31 15:02:32 - [INFO] - Trying to get file https://raw.githubusercontent.com/efabless/caravel/e938b7dcf30360591aac7775251abd513bb8f72f/verilog/rtl/__user_analog_project_wrapper.v
2021-12-31 15:02:32 - [INFO] - Got file https://raw.githubusercontent.com/efabless/caravel/e938b7dcf30360591aac7775251abd513bb8f72f/verilog/rtl/__user_analog_project_wrapper.v
2021-12-31 15:02:32 - [INFO] - Trying to get file https://raw.githubusercontent.com/efabless/caravel/e938b7dcf30360591aac7775251abd513bb8f72f/verilog/rtl/defines.v
2021-12-31 15:02:32 - [INFO] - Got file https://raw.githubusercontent.com/efabless/caravel/e938b7dcf30360591aac7775251abd513bb8f72f/verilog/rtl/defines.v
2021-12-31 15:02:33 - [INFO] - HIERARCHY CHECK PASSED: Module user_analog_project_wrapper is instantiated in caravan.
2021-12-31 15:02:33 - [INFO] - COMPLEXITY CHECK PASSED: Netlist caravan contains at least 8 instances (39 instances).
2021-12-31 15:02:33 - [INFO] - MODELING CHECK PASSED: Netlist caravan is structural.
2021-12-31 15:02:33 - [INFO] - SUBMODULE HOOKS CHECK PASSED: All module ports for user_analog_project_wrapper are correctly connected in the top level netlist caravan.
2021-12-31 15:02:33 - [INFO] - {{NETLIST CONSISTENCY CHECK PASSED}} caravan netlist passed all consistency checks.
2021-12-31 15:02:33 - [INFO] - PORTS CHECK PASSED: Netlist user_analog_project_wrapper ports match the golden wrapper ports
2021-12-31 15:02:33 - [INFO] - COMPLEXITY CHECK PASSED: Netlist user_analog_project_wrapper contains at least 1 instances (13 instances).
2021-12-31 15:02:33 - [INFO] - MODELING CHECK PASSED: Netlist user_analog_project_wrapper is structural.
2021-12-31 15:02:33 - [INFO] - LAYOUT CHECK PASSED: The GDS layout for user_analog_project_wrapper matches the provided structural netlist.
2021-12-31 15:02:33 - [INFO] - {{NETLIST CONSISTENCY CHECK PASSED}} user_analog_project_wrapper netlist passed all consistency checks.
2021-12-31 15:02:33 - [INFO] - {{CONSISTENCY CHECK PASSED}} The user netlist and the top netlist are valid.
2021-12-31 15:02:33 - [INFO] - {{STEP UPDATE}} Executing Check 6 of 13: XOR
2021-12-31 15:02:33 - [INFO] - Trying to get file https://raw.githubusercontent.com/efabless/caravel/e938b7dcf30360591aac7775251abd513bb8f72f/gds/user_analog_project_wrapper_empty.gds.gz
2021-12-31 15:02:33 - [INFO] - Got file https://raw.githubusercontent.com/efabless/caravel/e938b7dcf30360591aac7775251abd513bb8f72f/gds/user_analog_project_wrapper_empty.gds.gz
2021-12-31 15:02:36 - [INFO] - {XOR CHECK UPDATE} Total XOR differences: 0, for more details view two_stage_cmos_opamp/jobs/mpw_precheck/a436ec9e-6885-4b73-8d26-efd2bc904ae9/outputs/user_analog_project_wrapper.xor.gds
2021-12-31 15:02:36 - [INFO] - {{XOR CHECK PASSED}} The GDS file has no XOR violations.
2021-12-31 15:02:36 - [INFO] - {{STEP UPDATE}} Executing Check 7 of 13: Magic DRC
2021-12-31 15:02:37 - [INFO] - 0 DRC violations
2021-12-31 15:02:37 - [INFO] - {{MAGIC DRC CHECK PASSED}} The GDS file, user_analog_project_wrapper.gds, has no DRC violations.
2021-12-31 15:02:37 - [INFO] - {{STEP UPDATE}} Executing Check 8 of 13: Klayout FEOL
2021-12-31 15:02:40 - [INFO] - No DRC Violations found
2021-12-31 15:02:40 - [INFO] - {{Klayout FEOL CHECK PASSED}} The GDS file, user_analog_project_wrapper.gds, has no DRC violations.
2021-12-31 15:02:40 - [INFO] - {{STEP UPDATE}} Executing Check 9 of 13: Klayout BEOL
2021-12-31 15:02:43 - [INFO] - No DRC Violations found
2021-12-31 15:02:43 - [INFO] - {{Klayout BEOL CHECK PASSED}} The GDS file, user_analog_project_wrapper.gds, has no DRC violations.
2021-12-31 15:02:43 - [INFO] - {{STEP UPDATE}} Executing Check 10 of 13: Klayout Offgrid
2021-12-31 15:02:45 - [INFO] - No DRC Violations found
2021-12-31 15:02:45 - [INFO] - {{Klayout Offgrid CHECK PASSED}} The GDS file, user_analog_project_wrapper.gds, has no DRC violations.
2021-12-31 15:02:45 - [INFO] - {{STEP UPDATE}} Executing Check 11 of 13: Klayout Metal Minimum Clear Area Density
2021-12-31 15:02:47 - [INFO] - No DRC Violations found
2021-12-31 15:02:47 - [INFO] - {{Klayout Metal Minimum Clear Area Density CHECK PASSED}} The GDS file, user_analog_project_wrapper.gds, has no DRC violations.
2021-12-31 15:02:47 - [INFO] - {{STEP UPDATE}} Executing Check 12 of 13: Klayout Pin Label Purposes Overlapping Drawing
2021-12-31 15:02:48 - [INFO] - No DRC Violations found
2021-12-31 15:02:48 - [INFO] - {{Klayout Pin Label Purposes Overlapping Drawing CHECK PASSED}} The GDS file, user_analog_project_wrapper.gds, has no DRC violations.
2021-12-31 15:02:48 - [INFO] - {{STEP UPDATE}} Executing Check 13 of 13: Klayout ZeroArea
2021-12-31 15:02:49 - [INFO] - No DRC Violations found
2021-12-31 15:02:49 - [INFO] - {{Klayout ZeroArea CHECK PASSED}} The GDS file, user_analog_project_wrapper.gds, has no DRC violations.
2021-12-31 15:02:49 - [INFO] - {{FINISH}} Executing Finished, the full log 'precheck.log' can be found in 'two_stage_cmos_opamp/jobs/mpw_precheck/a436ec9e-6885-4b73-8d26-efd2bc904ae9/logs'
2021-12-31 15:02:49 - [INFO] - {{SUCCESS}} All Checks Passed !!!