| ,design,design_name,config,flow_status,total_runtime,routed_runtime,(Cell/mm^2)/Core_Util,DIEAREA_mm^2,CellPer_mm^2,OpenDP_Util,Peak_Memory_Usage_MB,cell_count,tritonRoute_violations,Short_violations,MetSpc_violations,OffGrid_violations,MinHole_violations,Other_violations,Magic_violations,antenna_violations,lvs_total_errors,cvc_total_errors,klayout_violations,wire_length,vias,wns,pl_wns,optimized_wns,fastroute_wns,spef_wns,tns,pl_tns,optimized_tns,fastroute_tns,spef_tns,HPWL,routing_layer1_pct,routing_layer2_pct,routing_layer3_pct,routing_layer4_pct,routing_layer5_pct,routing_layer6_pct,wires_count,wire_bits,public_wires_count,public_wire_bits,memories_count,memory_bits,processes_count,cells_pre_abc,AND,DFF,NAND,NOR,OR,XOR,XNOR,MUX,inputs,outputs,level,EndCaps,TapCells,Diodes,Total_Physical_Cells,suggested_clock_frequency,suggested_clock_period,CLOCK_PERIOD,SYNTH_STRATEGY,SYNTH_MAX_FANOUT,FP_CORE_UTIL,FP_ASPECT_RATIO,FP_PDN_VPITCH,FP_PDN_HPITCH,PL_TARGET_DENSITY,GLB_RT_ADJUSTMENT,STD_CELL_LIBRARY,CELL_PAD,DIODE_INSERTION_STRATEGY |
| 0,/project/openlane/user_project,user_project,user_project,flow_completed,5h9m42s,-1,96474.08959357423,2.131031104625,27012.745086200786,28.61,2044.35,57565,0,0,0,0,0,0,-1,-1,-1,-1,-1,4219080,611512,-32.03,-74.01,-1,0.0,-1,-2318.28,-5453.29,-1,0.0,-1,3184104605.0,4.22,46.35,44.15,8.2,1.47,-1,37906,72221,1876,36191,0,0,0,45284,0,0,0,0,0,0,0,4,10289,8417,37,1060,29526,0,30586,32.25806451612903,31,30,DELAY 1,5,28,1,153.6,153.18,0.28800000000000003,0.0,sky130_fd_sc_hd,4,4 |