blob: c16502fa540f86c49c41e131c5ef4cbf066b9f96 [file] [log] [blame]
,design,design_name,config,flow_status,total_runtime,routed_runtime,(Cell/mm^2)/Core_Util,DIEAREA_mm^2,CellPer_mm^2,OpenDP_Util,Peak_Memory_Usage_MB,cell_count,tritonRoute_violations,Short_violations,MetSpc_violations,OffGrid_violations,MinHole_violations,Other_violations,Magic_violations,antenna_violations,lvs_total_errors,cvc_total_errors,klayout_violations,wire_length,vias,wns,pl_wns,optimized_wns,fastroute_wns,spef_wns,tns,pl_tns,optimized_tns,fastroute_tns,spef_tns,HPWL,routing_layer1_pct,routing_layer2_pct,routing_layer3_pct,routing_layer4_pct,routing_layer5_pct,routing_layer6_pct,wires_count,wire_bits,public_wires_count,public_wire_bits,memories_count,memory_bits,processes_count,cells_pre_abc,AND,DFF,NAND,NOR,OR,XOR,XNOR,MUX,inputs,outputs,level,EndCaps,TapCells,Diodes,Total_Physical_Cells,suggested_clock_frequency,suggested_clock_period,CLOCK_PERIOD,SYNTH_STRATEGY,SYNTH_MAX_FANOUT,FP_CORE_UTIL,FP_ASPECT_RATIO,FP_PDN_VPITCH,FP_PDN_HPITCH,PL_TARGET_DENSITY,GLB_RT_ADJUSTMENT,STD_CELL_LIBRARY,CELL_PAD,DIODE_INSERTION_STRATEGY
0,/project/openlane/user_project,user_project,user_project,flow_completed,7h55m18s,-1,83982.2834328446,6.823462956425001,21835.393692539597,26.52,5878.06,148993,0,0,0,0,0,0,-1,-1,-1,-1,-1,13041177,1686932,-114.15,-227.34,-1,0.0,-1,-9480.68,-18339.59,-1,0.0,-1,9752201438.0,4.53,40.91,45.16,7.43,2.96,-1,93011,183866,6640,97495,0,0,0,121613,0,0,0,0,0,0,0,4,37841,35629,28,2090,95800,0,97890,32.25806451612903,31,30,DELAY 1,5,26,1.2,153.6,153.18,0.27,0.0,sky130_fd_sc_hd,4,4