blob: ff23573075b68a90fd94373f3e9dc56a1e76771a [file] [log] [blame]
,design,design_name,config,flow_status,total_runtime,routed_runtime,(Cell/mm^2)/Core_Util,DIEAREA_mm^2,CellPer_mm^2,OpenDP_Util,Peak_Memory_Usage_MB,cell_count,tritonRoute_violations,Short_violations,MetSpc_violations,OffGrid_violations,MinHole_violations,Other_violations,Magic_violations,antenna_violations,lvs_total_errors,cvc_total_errors,klayout_violations,wire_length,vias,wns,pl_wns,optimized_wns,fastroute_wns,spef_wns,tns,pl_tns,optimized_tns,fastroute_tns,spef_tns,HPWL,routing_layer1_pct,routing_layer2_pct,routing_layer3_pct,routing_layer4_pct,routing_layer5_pct,routing_layer6_pct,wires_count,wire_bits,public_wires_count,public_wire_bits,memories_count,memory_bits,processes_count,cells_pre_abc,AND,DFF,NAND,NOR,OR,XOR,XNOR,MUX,inputs,outputs,level,EndCaps,TapCells,Diodes,Total_Physical_Cells,suggested_clock_frequency,suggested_clock_period,CLOCK_PERIOD,SYNTH_STRATEGY,SYNTH_MAX_FANOUT,FP_CORE_UTIL,FP_ASPECT_RATIO,FP_PDN_VPITCH,FP_PDN_HPITCH,PL_TARGET_DENSITY,GLB_RT_ADJUSTMENT,STD_CELL_LIBRARY,CELL_PAD,DIODE_INSERTION_STRATEGY
0,/project/openlane/user_proj_example,user_proj,user_proj_example,Flow_completed,0h13m29s,0h5m20s,29574.074074074073,0.54,14787.037037037036,19,851.77,7985,0,0,0,0,0,0,0,58,0,-1,-1,623123,72932,0.0,0.0,0.0,0.0,0.0,0.0,0.0,0.0,0.0,0.0,509838336,0.0,27.98,18.89,2.09,0.0,0.36,7729,8319,1441,2031,0,0,0,7985,1036,64,167,53,841,318,26,2610,2015,2144,57,424,7167,325,7916,100.0,10.0,10,AREA 0,5,50,1,153.6,153.18,0.2,0,sky130_fd_sc_hd,4,3