blob: 0f9bf1edf2b7c29718e54e975a0849c4fbeb55e5 [file] [log] [blame]
/root/modulador_a/lib/OQPSK_RCOSINE_ALL.lib
/root/modulador_a/lib/user_proj_example.lib
/root/modulador_a/lib/user_project_wrapper.lib
/root/modulador_a/sdc/OQPSK_RCOSINE_ALL.sdc
/root/modulador_a/sdc/user_proj_example.sdc
/root/modulador_a/sdc/user_project_wrapper.sdc
/root/modulador_a/sdf/OQPSK_RCOSINE_ALL.sdf
/root/modulador_a/sdf/user_proj_example.sdf
/root/modulador_a/sdf/user_project_wrapper.sdf
/root/modulador_a/sdf/multicorner/nom/user_project_wrapper.ff.sdf
/root/modulador_a/sdf/multicorner/nom/user_project_wrapper.ss.sdf
/root/modulador_a/sdf/multicorner/nom/user_project_wrapper.tt.sdf
/root/modulador_a/spef/OQPSK_RCOSINE_ALL.spef
/root/modulador_a/spef/user_proj_example.spef
/root/modulador_a/spef/user_project_wrapper.spef
/root/modulador_a/spef/multicorner/user_project_wrapper.nom.spef
/root/modulador_a/verilog/includes/includes.gl+sdf.caravel_user_project
/root/modulador_a/verilog/includes/includes.gl.caravel_user_project
/root/modulador_a/verilog/includes/includes.rtl.caravel_user_project
/root/modulador_a/verilog/rtl/OQPSK_RCOSINE_ALL.v