blob: df8f0696fe13ca7ae70b33e4ae3d97c3521b6f80 [file] [log] [blame]
2022-12-05 16:31:32 - [INFO] - {{Project Git Info}} Repository: https://gitlab.com/ChipFlow/gfmpw/examplesoc-3v3.git | Branch: main | Commit: e04f17c9ac17999cd7aeae9d902359badfac7c37
2022-12-05 16:31:32 - [INFO] - {{EXTRACTING FILES}} Extracting compressed files in: chipflow_example_soc_with_3v3_cells
2022-12-05 16:31:33 - [INFO] - {{Project Type Info}} digital
2022-12-05 16:31:33 - [INFO] - {{Project GDS Info}} user_project_wrapper: 28f86c9d44bbe2eb241dac543ce413f6e46c868c
2022-12-05 16:31:33 - [INFO] - {{Tools Info}} KLayout: v0.27.12 | Magic: v8.3.340
2022-12-05 16:31:33 - [INFO] - {{PDKs Info}} GF180MCUC: a897aa30369d3bcec87d9d50ce9b01f320f854ef | Open PDKs: 120b0bd69c745825a0b8b76f364043a1cd08bb6a
2022-12-05 16:31:33 - [INFO] - {{START}} Precheck Started, the full log 'precheck.log' will be located in 'chipflow_example_soc_with_3v3_cells/jobs/mpw_precheck/7065fbef-863f-4dfa-aaba-7a8a1a4bc24e/logs'
2022-12-05 16:31:33 - [INFO] - {{PRECHECK SEQUENCE}} Precheck will run the following checks: [License, GPIO-Defines, XOR, Klayout FEOL, Klayout BEOL, Klayout Offgrid, Klayout Metal Minimum Clear Area Density]
2022-12-05 16:31:33 - [INFO] - {{STEP UPDATE}} Executing Check 1 of 7: License
2022-12-05 16:31:34 - [INFO] - An approved LICENSE (Apache-2.0) was found in chipflow_example_soc_with_3v3_cells.
2022-12-05 16:31:34 - [INFO] - {{MAIN LICENSE CHECK PASSED}} An approved LICENSE was found in project root.
2022-12-05 16:31:35 - [INFO] - An approved LICENSE (Apache-2.0) was found in chipflow_example_soc_with_3v3_cells.
2022-12-05 16:31:35 - [INFO] - {{SUBMODULES LICENSE CHECK PASSED}} No prohibited LICENSE file(s) was found in project submodules
2022-12-05 16:31:35 - [WARNING] - {{SPDX COMPLIANCE CHECK FAILED}} Found 15 non-compliant file(s) with the SPDX Standard.
2022-12-05 16:31:35 - [INFO] - SPDX COMPLIANCE: NON-COMPLIANT FILE(S) PREVIEW: ['chipflow_example_soc_with_3v3_cells/lib/user_proj_example.lib', 'chipflow_example_soc_with_3v3_cells/lib/user_project_wrapper.lib', 'chipflow_example_soc_with_3v3_cells/sdc/user_proj_example.sdc', 'chipflow_example_soc_with_3v3_cells/sdc/user_project_wrapper.sdc', 'chipflow_example_soc_with_3v3_cells/sdf/user_proj_example.sdf', 'chipflow_example_soc_with_3v3_cells/sdf/user_project_wrapper.sdf', 'chipflow_example_soc_with_3v3_cells/sdf/multicorner/nom/user_project_wrapper.ff.sdf', 'chipflow_example_soc_with_3v3_cells/sdf/multicorner/nom/user_project_wrapper.ss.sdf', 'chipflow_example_soc_with_3v3_cells/sdf/multicorner/nom/user_project_wrapper.tt.sdf', 'chipflow_example_soc_with_3v3_cells/spef/user_proj_example.spef', 'chipflow_example_soc_with_3v3_cells/spef/user_project_wrapper.spef', 'chipflow_example_soc_with_3v3_cells/spef/multicorner/user_project_wrapper.nom.spef', 'chipflow_example_soc_with_3v3_cells/verilog/includes/includes.gl+sdf.caravel_user_project', 'chipflow_example_soc_with_3v3_cells/verilog/includes/includes.gl.caravel_user_project', 'chipflow_example_soc_with_3v3_cells/verilog/includes/includes.rtl.caravel_user_project']
2022-12-05 16:31:35 - [INFO] - For the full SPDX compliance report check: chipflow_example_soc_with_3v3_cells/jobs/mpw_precheck/7065fbef-863f-4dfa-aaba-7a8a1a4bc24e/logs/spdx_compliance_report.log
2022-12-05 16:31:35 - [INFO] - {{STEP UPDATE}} Executing Check 2 of 7: GPIO-Defines
2022-12-05 16:31:35 - [INFO] - GPIO-DEFINES: Checking verilog/rtl/user_defines.v, parsing files: ['/opt/checks/gpio_defines_check/verilog_assets/gpio_modes_base.v', 'chipflow_example_soc_with_3v3_cells/verilog/rtl/user_defines.v', '/opt/checks/gpio_defines_check/verilog_assets/gpio_modes_observe.v']
2022-12-05 16:31:37 - [INFO] - GPIO-DEFINES report path: chipflow_example_soc_with_3v3_cells/jobs/mpw_precheck/7065fbef-863f-4dfa-aaba-7a8a1a4bc24e/outputs/reports/gpio_defines.report
2022-12-05 16:31:37 - [INFO] - {{GPIO-DEFINES CHECK PASSED}} The user verilog/rtl/user_defines.v is valid.
2022-12-05 16:31:37 - [INFO] - {{STEP UPDATE}} Executing Check 3 of 7: XOR
2022-12-05 16:32:21 - [INFO] - {{XOR CHECK UPDATE}} Total XOR differences: 0, for more details view chipflow_example_soc_with_3v3_cells/jobs/mpw_precheck/7065fbef-863f-4dfa-aaba-7a8a1a4bc24e/outputs/user_project_wrapper.xor.gds
2022-12-05 16:32:21 - [INFO] - {{XOR CHECK PASSED}} The GDS file has no XOR violations.
2022-12-05 16:32:21 - [INFO] - {{STEP UPDATE}} Executing Check 4 of 7: Klayout FEOL
2022-12-05 16:32:21 - [INFO] - in CUSTOM klayout_gds_drc_check
2022-12-05 16:32:21 - [INFO] - run: klayout -b -r /opt/checks/tech-files/gf180mcuC_mr.drc -rd input=chipflow_example_soc_with_3v3_cells/gds/user_project_wrapper.gds -rd topcell=user_project_wrapper -rd report=chipflow_example_soc_with_3v3_cells/jobs/mpw_precheck/7065fbef-863f-4dfa-aaba-7a8a1a4bc24e/outputs/reports/klayout_feol_check.xml -rd feol=true -rd metal_top=9K -rd mim_option=B -rd metal_level=5LM -rd conn_drc=true >& chipflow_example_soc_with_3v3_cells/jobs/mpw_precheck/7065fbef-863f-4dfa-aaba-7a8a1a4bc24e/logs/klayout_feol_check.log
2022-12-05 17:38:13 - [INFO] - No DRC Violations found
2022-12-05 17:38:13 - [INFO] - {{Klayout FEOL CHECK PASSED}} The GDS file, user_project_wrapper.gds, has no DRC violations.
2022-12-05 17:38:13 - [INFO] - {{STEP UPDATE}} Executing Check 5 of 7: Klayout BEOL
2022-12-05 17:38:13 - [INFO] - in CUSTOM klayout_gds_drc_check
2022-12-05 17:38:13 - [INFO] - run: klayout -b -r /opt/checks/tech-files/gf180mcuC_mr.drc -rd input=chipflow_example_soc_with_3v3_cells/gds/user_project_wrapper.gds -rd topcell=user_project_wrapper -rd report=chipflow_example_soc_with_3v3_cells/jobs/mpw_precheck/7065fbef-863f-4dfa-aaba-7a8a1a4bc24e/outputs/reports/klayout_beol_check.xml -rd beol=true -rd metal_top=9K -rd mim_option=B -rd metal_level=5LM -rd conn_drc=true >& chipflow_example_soc_with_3v3_cells/jobs/mpw_precheck/7065fbef-863f-4dfa-aaba-7a8a1a4bc24e/logs/klayout_beol_check.log
2022-12-05 18:05:15 - [INFO] - No DRC Violations found
2022-12-05 18:05:15 - [INFO] - {{Klayout BEOL CHECK PASSED}} The GDS file, user_project_wrapper.gds, has no DRC violations.
2022-12-05 18:05:15 - [INFO] - {{STEP UPDATE}} Executing Check 6 of 7: Klayout Offgrid
2022-12-05 18:05:15 - [INFO] - in CUSTOM klayout_gds_drc_check
2022-12-05 18:05:15 - [INFO] - run: klayout -b -r /opt/checks/tech-files/gf180mcuC_mr.drc -rd input=chipflow_example_soc_with_3v3_cells/gds/user_project_wrapper.gds -rd topcell=user_project_wrapper -rd report=chipflow_example_soc_with_3v3_cells/jobs/mpw_precheck/7065fbef-863f-4dfa-aaba-7a8a1a4bc24e/outputs/reports/klayout_offgrid_check.xml -rd offgrid=true -rd metal_top=9K -rd mim_option=B -rd metal_level=5LM -rd conn_drc=true >& chipflow_example_soc_with_3v3_cells/jobs/mpw_precheck/7065fbef-863f-4dfa-aaba-7a8a1a4bc24e/logs/klayout_offgrid_check.log
2022-12-05 18:26:39 - [INFO] - No DRC Violations found
2022-12-05 18:26:39 - [INFO] - {{Klayout Offgrid CHECK PASSED}} The GDS file, user_project_wrapper.gds, has no DRC violations.
2022-12-05 18:26:39 - [INFO] - {{STEP UPDATE}} Executing Check 7 of 7: Klayout Metal Minimum Clear Area Density
2022-12-05 18:26:39 - [INFO] - in CUSTOM klayout_gds_drc_check
2022-12-05 18:26:39 - [INFO] - run: klayout -b -r /opt/checks/drc_checks/klayout/gf180mcu_density.lydrc -rd input=chipflow_example_soc_with_3v3_cells/gds/user_project_wrapper.gds -rd topcell=user_project_wrapper -rd report=chipflow_example_soc_with_3v3_cells/jobs/mpw_precheck/7065fbef-863f-4dfa-aaba-7a8a1a4bc24e/outputs/reports/klayout_met_min_ca_density_check.xml >& chipflow_example_soc_with_3v3_cells/jobs/mpw_precheck/7065fbef-863f-4dfa-aaba-7a8a1a4bc24e/logs/klayout_met_min_ca_density_check.log
2022-12-05 18:26:41 - [INFO] - No DRC Violations found
2022-12-05 18:26:41 - [INFO] - {{Klayout Metal Minimum Clear Area Density CHECK PASSED}} The GDS file, user_project_wrapper.gds, has no DRC violations.
2022-12-05 18:26:41 - [INFO] - {{FINISH}} Executing Finished, the full log 'precheck.log' can be found in 'chipflow_example_soc_with_3v3_cells/jobs/mpw_precheck/7065fbef-863f-4dfa-aaba-7a8a1a4bc24e/logs'
2022-12-05 18:26:41 - [INFO] - {{SUCCESS}} All Checks Passed !!!