| commit | 91e41290f71c324c4c19c8b7238b6fbf28c70c6b | [log] [tgz] |
|---|---|---|
| author | Tholin <luca.horn@gmx.de> | Wed Dec 07 15:35:16 2022 +0100 |
| committer | GitHub <noreply@github.com> | Wed Dec 07 15:35:16 2022 +0100 |
| tree | 8b277ff28e1367e223d57fb7a8904c0d73bf8998 | |
| parent | c6e8e2092fa9d2ef0bef22ae8108da59b510b175 [diff] |
Update user_project_ci.yml
This is a partial implementation of the abandoned Signetics 2650 CPU architecture from 1975.
Only a subset of the full feature set is implemented here. The following features are part of the S2650, but missing from the SA2650:
dar) instructionswrte, rede) instructionsPlease see this repository for Documentation on the CPU architecture, as well as an assembler, emulator and example programs.