commit | d24d65b740cd96e403b456288c5dbdb6639c5d95 | [log] [tgz] |
---|---|---|
author | Teodor-Dumitru Ene <teodord.ene@gmail.com> | Mon Feb 28 11:04:20 2022 -0600 |
committer | Teodor-Dumitru Ene <teodord.ene@gmail.com> | Mon Feb 28 11:04:58 2022 -0600 |
tree | 8ea99880e96fcd9df451bed91a4b34386914ff52 | |
parent | 3128b623aaea315248d39173e09b49a3dc82aa40 [diff] |
Fix verilog files - Some verilog files inappropriately referenced the incorrect cell set - One verilog file is enough, no need for individual HDL at each corner Signed-off-by: Teodor-Dumitru Ene <teodord.ene@gmail.com>
System on Chip Design Flow including standard cells for SkyWater 130nm process
Thanks to the following for help, guidance and support!
This repository is released under the Apache 2.0 license. The full license text can be found in the LICENSE
file.
Copyright 2020 Board of Regents for the Oklahoma Agricultural and Mechanical Colleges Licensed under the Apache License, Version 2.0 (the "License"); you may not use this file except in compliance with the License. You may obtain a copy of the License at http://www.apache.org/licenses/LICENSE-2.0 Unless required by applicable law or agreed to in writing, software distributed under the License is distributed on an "AS IS" BASIS, WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied. See the License for the specific language governing permissions and limitations under the License