| *Xyce Common Source Circuit |
| ** library calling |
| |
| |
| |
| ***************** |
| ** main netlist |
| ***************** |
| Vds D_tn 0 dc 3.3 |
| Vgs G_tn 0 dc 3.3 |
| |
| |
| xmn1 D_tn G_tn 0 0 nmos_6p0_sab W={{width}}u L={{length}}u ad={{AD}}p pd={{PD}}u as={{AS}}p ps={{PS}}u |
| |
| |
| |
| ***************** |
| ** Analysis |
| ***************** |
| .DC Vds 0 6.6 0.05 Vgs 1 6 1 |
| .STEP TEMP {{temp}} -60 200 |
| .print DC FORMAT=CSV file=nmos_6p0_sab_iv/simulated_Rds/{{i}}_simulated_W{{width}}_L{{length}}.csv {N(xmn1:m0:gds)} |
| |
| .include "../../../../../design.xyce" |
| .lib "../../../../../sm141064.xyce" typical |
| |
| .end |